Operation, Maintenance, and Service Manual Complete with Illustrated Parts Lists Operation, Maintenance, and Service Manual Complete with Illustrated Parts Lists #### © 1982 by Atari, Inc. #### All rights reserved. No part of this publication may be reproduced by any mechanical, photographic, or electronic process, or in the form of a phonographic recording, nor may it be stored in a retrieval system, transmitted, or otherwise copied for public or private use, without permission from the publisher. The Liberator<sup>™</sup> game play, all graphic designs, this technical manual, its accompanying schematic diagrams, and the display manual are protected by the U.S. Copyright Act of 1976. This Act provides for increased penalties for violating federal copyright laws. Courts *can impound* infringing articles while legal action is pending. If infringers are convicted, courts can *order destruction* of the infringing articles. In addition, the Act provides for payment of statutory damages of up to \$50,000 in certain cases. Infringers may also have to pay costs and attorneys' fees, fines up to \$25,000, and face an imprisonment of up to one year. Atari will aggressively enforce its copyrights against any infringers. **We will use all legal means** to immediately halt any manufacture, distribution, or operation of a copy of video games made by us. Anyone who purchases such copies risks forfeiting such a game. Published by: ATARI, INC. 790 Sycamore Drive P.O. Box 906 Milpitas, California 95035 Lithographed in the U.S.A. 10L ### **Notice Regarding Non-ATARI Parts** #### - WARNING - Use of non-ATARI parts or modifications of your ATARI® game circuitry may adversely affect the safety of your game, and may cause injury to you and your players. You may void the game warranty (printed on the inside back cover of this manual) if you do any of the following: - substitute non-ATARI parts in the game - modify or alter any circuits in the game by using kits or parts not supplied by Atari. # MTERFERENCE to licensed communications services is not permitted by the Federal Communications Commission (FCC). If you suspect interference from an ATARI® game at your location, check the following: - all green ground wires in the game are properly connected as shown in the the game wiring diagram - the power cord is properly plugged into a grounded 3-wire outlet. If you are unable to solve the interference problem, please contact ATARI Customer Service. See the inside front cover for service in your area. # **Table of Contents** | 7 | Set-Up Procedures | | |---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------| | | A. New Features B. Inspecting the Game C. Space and Power Requirements 1. Installation Requirements 2. Selecting the Voltage Plug D. Locating the Switches 1. On/Off Switch 2. Utility Panel Switches 3. Option Switches E. Setting the Option Switches F. Performing the Initial Self-Test G. Game Play 1. Demonstration Mode 2. Attract Mode 3. Play Mode 4. High-Score Mode 5. Hints for Game Play | . 1-3<br>. 1-3<br>. 1-3<br>. 1-4<br>. 1-4<br>. 1-5<br>. 1-9<br>. 1-9<br>. 1-10 | | 2 | Self-Test Procedure | | | _ | A. Comments on Troubleshooting | 0.0 | | | B. Performing the Self-Test | 2-2<br>2-2 | | 3 | Maintenance, Repair, and Parts | | | | A. Cabinet-Mounted Assemblies | 3-2 | | | B. Control Panel | 3-6 | | | C. Fluorescent Tube and Speaker | 3-14 | | | E. Utility Panel | 3-18<br>2-21 | | | F. Coin Door | 3-22 | | | G. Printed-Circuit Boards | 3-25 | | | H. Power Supply Assembly | 3-39 | | 4 | Glossary of Terms | | | | Glossary Begins on Page | 4-1 | ## List of Illustrations | Figure 1-1<br>Figure 1-2 | Game Overview | 1-2<br>1-4 | |--------------------------|------------------------------------------------------|--------------| | Figure 1-3<br>Figure 2-1 | Self-Test Display | 1-7<br>2-2 | | Figure 2-2<br>Figure 2-3 | Self-Test Screen 1—Test Fails | 2-3 | | Figure 2-4 | Self-Test Screen 2 | 2-4<br>2-4 | | Figure 2-5 | Self-Test Screen 4 | 2-4 | | | Illustrated Parts Lists | | | Figure 3-1 | Cabinet-Mounted Assemblies, Upright Cabinet | 3-2 | | Figure 3-2 | Cabinet-Mounted Assemblies, Ireland-Built Cabinet | 3-4 | | Figure 3-3<br>Figure 3-4 | Control Panel | 3-6 | | rigule 3-4 | Control Panel Assembly | 3-7 | | Figure 3-5 | Midi Trak-Ball <sup>™</sup> Assembly | 3-10 | | Figure 3-6 | Fluorescent Tube and Speaker, Upright Cabinet | 3-14 | | Figure 3-7 | Fluorescent Tube, Speaker, and Attraction Panel, | | | Figure 3-8 | Ireland-Built Cabinet Video Display, Upright Cabinet | 3-16 | | i iguic o o | Video Display, Ireland-Built Cabinet | 3-18 | | Figure 3-9 | | | | Figure 3-3 | Utility Panel Assembly | 3-21 | | Figure 3-11 | | 3-22<br>3-25 | | Figure 3-12 | Liberator™ Game Printed-Circuit Board Assembly | 3-26 | | Figure 3-13 | Regulator/Audio II Printed-Circuit Board Assembly | 3-36 | | Figure 3-14 | | 3-39 | | | | | ## List of Tables | Table 1-1<br>Table 1-2<br>Table 1-3<br>Table 1-4 | Switch Settings for Price Options . Switch Settings for Play Options . Self-Test Procedure | 1-6<br>1-8 | |--------------------------------------------------|--------------------------------------------------------------------------------------------|------------| | Table 1-5<br>Table 2-1<br>Table 2-2<br>Table 2-3 | Liberator™ Scoring Failing RAM Location Failing Bit Map RAM Location Failing ROM Location | 2-3<br>2-3 | Set-Up Procedures Liberator<sup>TM</sup> Figure 1-1 Game Overview ### A. New Features The Liberator $^{\text{TM}}$ game has four new features. Even if you are familiar with ATARI® games, you should note these important differences: - Shielded Game Speakers. These 8-ohm, 6-ounce, high-fidelity speakers provide exceptional audio. The speaker magnets are shielded. - Midi Trak-Ball<sup>TM</sup>. The popular Trak-Ball<sup>TM</sup> assembly has been enlarged and simplified. The housing for this control is a molded plastic frame with two parts. Smooth action of the Midi Trak-Ball improves player accuracy. - Grey Tinted Glass. This new shade of tempered glass used in the display shield enhances video colors. - 4. **Molded Coin Box.** This game has a sleek, one-piece molded coin box with handles on either end for easy carrying. New features and all other major parts of the game are illustrated in Figure 1-1. Throughout this manual, wherever one of these new features is mentioned, you will see this symbol: ## B. Inspecting the Game Please inspect your game carefully to ensure that it was delivered to you in good condition. #### — WARNING — To avoid electrical shock, do not plug in the game until inspection and installation have been completed! - 1. Examine the exterior of the game cabinet for dents, chips, or broken parts. - Remove the screws that were used as extra security to seal the rear access panel. Unlock and open this panel and the coin door; inspect the interior of the game as follows: - a. Ensure that all plug-in connectors (on the game harness) are firmly plugged in. Replug any connectors found unplugged. Do not force connectors together. The connectors are keyed so they only fit in the proper orientation. A reversed edge connector may damage a PCB and will void your warranty. - b. Ensure that all plug-in integrated circuits on the PCB are firmly plugged into their sockets. - c. Remove the tie-wrap that secures the coiled power cord inside the cabinet. Inspect the power cord for any cuts or dents in the insulation. Repair or replace it as required. Place the square black plastic strain-relief plate in the wood slot at the bottom of the rear panel opening. - d. Note the game serial number printed on a label on the back of the cabinet. Verify that the same serial number is also on the Liberator game PCB, Regulator/Audio II PCB, power supply, and video display. See Figure 1-1 for locations of the serial-numbered components. Please mention this serial number whenever you call your distributor for service. - Inspect major subassemblies, such as the power supply, control panel, and video display. Make sure that they are mounted securely. #### WARNING To avoid electrical shock, do not touch internal parts of the display with your hands or with metal objects held in your hands! # C. Space and Power Requirements ### 1. Installation Requirements Power 200 W Temperature 0 to +38°C (+32 to +100°F) Humidity Not over 95% relative Upright Cabinet Space Required 62 x 78 cm (251/4 x 301/2 in.) Game Height 184 cm (72 ½ in.) Ireland-Built Cabinet Space Required 60 x 68 cm (24 x 27 in.) Game Height 170 cm (67 in.) ### 2. Selecting the Voltage Plug The power supply used in this game operates on the line voltage of almost any country in the world. The power supply comes with either one, two, or three separate voltage-selection plugs. Plug voltages and wire colors are 100 VAC (violet wire color), 120 VAC (yellow wire color), 220 VAC (blue wire color), and 240 VAC (brown wire color). Set-Up Procedures Liberator<sup>™</sup> Before plugging in your game, check your line voltage. Next, check the wire color on the voltage selection plug that is plugged into your power supply. Make sure the voltage selection plug is correct for the voltage of your location (see *Figure 3-14*). # D. Locating the Switches #### 1. On/Off Switch The on/off switch is located on the back of the cabinet on the lower left side (see *Figure 1-2*). #### 2. Utility Panel Switches The utility panel includes the volume control, self-test switch, coin counter(s), and auxiliary coin switch (used to credit the game without activating the coin counter). The utility panel is located inside the upper coin door (see *Figure 1-2*). #### 3. Option Switches Option switches are located on the game PCB (see *Figure 1-2*). - a. Game-price options are at PCB location A4. - b. Game-play options are at PCB location D4. - Coin-counter options are at PCB location T12. Figure 1-2 Location of Game Switches # E. Setting the Option Switches Settings of the game option switches are explained in Tables 1-1 and 1-2. Options preset at the factory are shown by the ◀ symbols. However, you may change the settings according to your individual needs. To verify option switch settings, first toggle the on/off switch to the *off* position and then to the *on* position. Next, set the self-test switch to the *on* position, and verify the settings on the self-test screen. Then set the self-test switch to the *off* position. Table 1-1 contains the switch settings for options relating to game price, coin mechanism multipliers, and bonus play. The switches are on the game PCB at location A4. The *multipliers* (toggles 4-6) determine the value of the coin mechanisms to the game's logic. A *coin mechanism* is a device on the inside of the coin door that inspects the coin to determine if the correct coin has been inserted. After this inspection, the mechanism either accepts or rejects the coin. The coin door has two mechanisms. The basic unit of measurement is a coin worth \$.25 or 1 DM, which equals a multiplier of x1. For example, if you have a 2 DM/1 DM coin door, you may want to set the left multiplier at x2 and the right multiplier at x1. You may offer bonus play for certain combinations of coins inserted. For example, with the game set at \$.25 per play, players who deposit four successive \$.25 coins before pressing the start switch can receive a bonus play. The bonus feature encourages players to insert more money than just the minimum \$.25 required for one game. **Switch 1** of the 4-toggle switch at **PCB location T12** should be set in the *on* position. For the *Irelandbuilt* cabinet, this ensures that a coin inserted in either coin mechanism will be counted. Switches 2, 3, and 4 are not used. Table 1-1 Switch Settings for Price Options | ettings<br>8 | of 8-Tog<br>7 | gle Swi<br>6 | tch on L<br>5 | iberator<br>4 | PCB (at | A4)<br>2 | 1 | Option | |--------------|---------------|--------------|---------------|---------------|---------|----------|----------|-----------------------------------------------------| | Off | Off | | | | - | | <u>-</u> | Free play | | On | Off | | | | | | | 1 coin for 2 credits | | Off | On | | | | | | | 1 coin for 1 credit ◀ | | On | On | | | | | | | 2 coins for 1 credit | | | | Off | Off | | | | | Right coin mechanism x 1 ◀ | | | | On | Off | | | | | Right coin mechanism x 4 | | | | Off | On | | | | | Right coin mechanism x 5 | | | | On | On | | | | | Right coin mechanism x 6 | | | | | | Off | | | | Left coin mechanism x 1 ◀ | | | | | | On | | | | Left coin mechanism x 2 | | | | | | | Off | Off | Off | No bonus coins ◀ | | | | | | | Off | On | Off | For every 4 coins inserted, logic adds 1 more coin | | | | | | | On | On | Off | For every 4 coins inserted, logic adds 2 more coins | | | | | | | Off | Off | On | For every 5 coins inserted, logic adds 1 more coin | | | | | | | On | Off | On | For every 3 coins inserted, logic adds 1 more coin | | | | | | | Off | On | On | No bonus coins | | | | | | | On | On | On | No bonus coins | <sup>■</sup> Manufacturer's recommended settings Table 1-2 contains the switch settings for options relating to number of ships per game, bonus levels, and game difficulty. The switches are on the game PCB at location D4. Table 1-2 Switch Settings for Play Options | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | Option | |-----|-----|-----|-----|-----|-----|----------------|------|----------------------------------| | Off | Off | | - | | | | | 4 ships per game ◀ | | On | Off | | | | | | | 5 ships per game | | Off | On | | | | | | | 6 ships per game | | On | On | | | | | | | 8 ships per game | | | | | | | | p <sub>6</sub> | ρé | | | | | Off | Off | | | pəsn | nsed | Bonus ship every 15,000 points | | | | On | Off | | | | | Bonus ship every 20,000 points ◀ | | | | Off | On | | | Not | Not | Bonus ship every 25,000 points | | | | On | On | | | | | Bonus ship every 30,000 points | | | | | | On | Off | | | Easy game play | | | | | | Off | Off | | | Normal game play ◀ | | | | | | Off | On | | | Hard game play | <sup>■</sup> Manufacturer's recommended settings # F. Performing the Initial Self-Test This game will test itself and provide data to show that the game's circuitry and controls are operating properly. The data is provided on the video display and speaker. No additional equipment is necessary. Wait at least 10 seconds after playing a game before switching to the Self-Test Mode. Otherwise, you may erase the top three scores in the high-score table or distort the statistics. All credits will be cancelled when you switch to self-test. Refer to Figure 1-2 for the location of the self-test switch and option switches. Set the self-test switch to the *on* position (see *Figure 1-3*) to see the Self-Test Display in the Self-Test Mode. To exit the Self-Test Mode, set the self-test switch to the *off* position. The complete self-test procedure is explained in *Chapter 2, B. Self-Test Procedure.* We suggest you perform the self-test procedure when you first set up the game, any time you collect money from the game, when you change game options, or when you suspect game failure. Figure 1-3 Self-Test Display #### Table 1-3 Self-Test Procedure #### Instruction Test Passes 1. Switch the self-test switch to the on position.\* The screen goes blank for a few seconds while a continuous low-to-high tone sounds. This tone means the VBLANK and timing circuits are working correctly. If there is no tone, refer to *Chapter 2, Self-Test Procedure*. The self-test display appears. RAMs, ROMs, and the bit map are tested. If the screen is different from the self-test display, or if there are sounds, refer to *Chapter 2, Self-Test Procedure.* Press the control panel pushbuttons and the left and right coin switches. Roll the Midi Trak-Ball<sup>TM</sup>. As you press the pushbuttons or switches, you will hear a tone, the screen will change color, and the corresponding 0 will change to 1. Pressing any pushbutton or switch will change the color of the screen and will change the appearance of the planet alternately from Earth to Jupiter. The (Midi Trak-Ball) cursor moves freely. If the test fails, refer to Chapter 2, Self-Test Procedure. 3. Press the auxiliary coin switch on the utility panel. The screen displays the game bookkeeping statistics as follows: - Average of the total game scores - Average cumulative game time - Number of one-player games played - · Number of two-player games played If the test fails, refer to Chapter 2, Self-Test Procedure. 4. Press the auxiliary coin switch. The screen displays the following color bar pattern: - Three shades of blue (light to dark) - Seven shades of green (light to dark) - Seven shades of red (light to dark) - Alternate white and black squares If the test fails, refer to Chapter 2, Self-Test Procedure. 5. Press the auxiliary coin switch. A grid pattern framed in red and green appears on the screen. The corners of the green frame must be visible at all times; the corners of the red frame may or may not be visible. The corners of the display should cut across the blue boxes located in the corners of the convergence display between the red and green frames. If the test fails, refer to *Chapter 2*, *Self Test Procedure, Screen 4*. <sup>\*</sup>All credits are cancelled when you switch to self-test. ### G. Game Play Liberator<sup>™</sup> is a one- or two-player game with a color raster-scan video display. The game action takes place in various star systems in outer space. There are missile bases on planets and enemy spaceships that the player tries to destroy. The object of the game is to find and destroy the enemy missile bases. The player controls a fleet of four spaceships, each located in a corner of the screen. Each ship has a weapon that shoots a laser beam. A fleet of four spaceships may have as many as 12 shots on the screen at one time. The player uses the Midi Trak-Ball<sup>TM</sup> to control a cursor (\$\rightarrow\$ mark) that appears on the screen. The \$\rightarrow\$ marks where a laser shot is to explode. When the player presses the FIRE button, a laser beam is launched from the nearest spaceship to the \$\rightarrow\$. When the beam reaches the \$\rightarrow\$ there is an explosion. Any object within the explosion is destroyed. Nearby objects may also be damaged. To protect his spaceship, a player may use the SHIELD button. Each ship has four shields at the beginning of a level of play. A hit to a shield destroys that shield and the corresponding shields that protect other spaceships. When starting a game, a player may select an advanced level of play. When a game ends, the message FOR ADVANCED GAME HOLD FIRE AND PRESS START appears. The player presses FIRE to select the level of game play. Levels increase by three, up to Level 22. The player starts the game by pushing a start button. If a player selects and successfully completes a higher level of game play, he is awarded bonus points. There are 30,000 bonus points and a bonus spaceship (for a maximum of eight regular and bonus ships per player) awarded for completion of each star system. There are three levels of game play within each star system. For example, if a player selects and completes Level 22, he is awarded 210,000 bonus points and has eight ships. Liberator<sup>™</sup> has five possible modes of operation: Demonstration, Attract, Play, High-Score, and Self-Test. Self-Test is a special mode for checking the game switches and computer functions. You may switch to the Self-Test Mode during any mode. All credits will be cancelled. Wait at least ten seconds after a game has been played before switching to Self-Test or switching off power; otherwise, you may erase the highscore table. #### 1. Demonstration Mode To switch to the Demonstration Mode, simultaneously press any start button and the auxiliary coin switch (located inside the upper coin door). In this mode your spaceships cannot be destroyed by the enemy. Thus, you can see all the star systems and obstacles in the game. To exit this mode, press the auxiliary coin switch. #### 2. Attract Mode The Attract Mode begins when power is applied to the game, after a Play or High-Score Mode, or after Self-Test. The Attract Mode ends when a credit is inserted and a start button is pressed, or when the Self-Test Mode begins. The screen displays one of five possible pictures in the Attract Mode. The first picture takes place in hyperspace and a message to the player reads: THE GALAXY HAS BEEN INVADED BY THE EVIL MALAGLON ARMY. COMMANDER CHAMPION OF THE ATARI FORCE HAS CHOSEN YOU TO BECOME THE LIBERATOR. THE PEOPLE OF THE UNIVERSE ARE DEPENDING ON YOU TO FREE THEM FROM THEIR EVIL MASTERS. In the second picture, the words JOIN THE ATARI FORCE IN: appear at the top of the screen. There is a rotating Earth-like planet in the center of the screen. LIBERATOR appears in an orbit around the planet. © ATARI 1982 appears at the bottom of the screen. Set-Up Procedures Liberator<sup>TM</sup> The third picture simulates game play. Two messages appear on the screen— YOUR MISSION: SHOOT RED FLASHING MISSILE BASES ON PLANET and PROTECT SHIPS FROM ONCOMING MISSILES. The number of remaining enemy bases appears at the bottom of the screen. In the fourth picture, a planet rotates. The messages *ONE OR TWO PLAYERS* and *PRESS START* appear on the screen if the correct number of credits have been inserted. The High-Score Table appears in the fifth picture. There is a list of the ten highest scores. Opposite each score are the initials of the player who achieved that score. All pictures in the attract mode display information about the number of coins required to credit the game, and, if applicable, the number of credits shows at the bottom of the screen. The Attract Mode ends when a credit(s) is inserted and the 1- or 2-player button(s) is pressed. #### 3. Play Mode The Play Mode begins when the correct amount of credit is inserted and a start button is pressed. Game play begins in hyperspace of the first star system. Enemy spaceships try to ram and destroy the player's spaceships. The player must destroy these enemy ships using the FIRE button. There is no shield in hyperspace. When the enemy spaceships on the screen are destroyed, *LEVEL 1* and a revolving Earth-like planet appear on the screen. There are four enemy missile bases on the planet. The base launches missiles toward the player's spaceships. The missiles travel in a curved line. The player must destroy the missiles before they destroy his spaceships. When the missile bases cross an imaginary vertical line in the center of the planet, the bases become satellites. The satellite launches a missile that travels in a straight line toward the player's spaceships. When all bases are destroyed, the player's remaining spaceships fly to the planet. Bonus points appear at the top of the screen when the ships land on the planet. There are 100 bonus points for each remaining ship. In Level 2 there are 200 bonus points per ship; Level 3 has 300 points; and so on. After Level 7, the bonus is 800 points for each remaining ship. The screen also displays the points at which the next bonus ship will be awarded. The planets for Levels 2 and 3 contain killer saucers in addition to the missile bases. The saucer flies in space for a period of time and then stops. It emits a sound and begins to increase in size. Then it fires a death ray that cannot be stopped. FIRE and SHIELD offer no protection. The ray destroys the player's ship. The player must destroy the saucer before it increases in size; otherwise, the death ray will destroy his ship. Game play in the second star system starts in hyperspace with enemy spaceships trying to ram and destroy the player's spaceships. After successfully destroying the enemy ships, Level 4 is displayed with a revolving Earth-like planet. The player has to destroy six missile bases on the revolving planet. Missile bases fire MIRVs, which explode into four smaller missiles when hit. In this system, there are two more planets (Levels 5 and 6) that have killer saucers and missile bases that turn into satellites. Game play progresses through many star systems. Play in each system begins with enemy spaceships trying to ram the player's spaceships. Next, there are three levels (each with a different planet) within a system. In each new level, the color of the planet changes and the direction of planet rotation reverses. The player score and number of space ships appear at the top of the screen, and the number of missile bases appears at the bottom of the screen. As bases are destroyed, the number decreases to show the remaining bases. Game play proceeds as before, but in each new star system there are more missile bases and different obstacles. (See *Table 1-4* for a list of obstacles in each star system.) Liberator<sup>™</sup> Set-Up Procedures Fireballs appear in the third star system. Fireballs are red and yellow circular shapes that appear to be burning. When shot with the laser beam, the fireball slows down. It takes four shots to destroy a fireball. In the ninth star system a master base appears. It is a white, pulsating base. The base is smart—it can sense when a laser beam is aimed at it. The master base can decrease or increase the speed of the planet or change the direction of planet rotation to avoid being destroyed! Table 1-4 Liberator™ Game Play | STAR | PLANET | OBSTACLE* | |-------------|--------------|-------------------------------------------------------------------------| | SYSTEM<br>1 | Earth-like | 4-5 bases<br>Bases become satellites<br>Killer saucer | | 2 | Earth-like | 6-7 bases<br>Bases become satellites<br>Killer saucer<br>MIRVs | | 3 | Jupiter-like | 8-9 bases<br>Bases become fireballs<br>Killer saucer | | 4 | Jupiter-like | 10-11 bases<br>MIRVs<br>Fireballs<br>Killer saucer | | | Earth-like | 12-13 bases<br>Faster rotation of planet<br>Satellites<br>Killer saucer | | 6 | Jupiter-like | 14-15 missile bases<br>Faster rotation of planet<br>Fireballs | | 7 | Earth-like | 16 bases<br>MIRVs<br>Satellites | | 8 | Jupiter-like | 16 bases<br>Faster rotation of planet<br>MIRVs<br>Fireballs | | 9 | Earth-like | 16 bases<br>Master base<br>MIRVs<br>Satellites | | 10** | Jupiter-like | 16 bases<br>Master base<br>MIRVs<br>Fireballs | <sup>\*</sup>Each star system has enemy spaceships, missile bases, and missiles. In the eleventh star system, starballs appear. (After the tenth star system, fireballs become starballs.) Starballs are red circular shapes. A starball slows down when it is shot by a laser beam, but speeds up after the hit. It takes four shots to destroy a starball. After the fourteenth star system, there are one more MIRV and one more starball for each new star system. (See *Table 1-5* for a list of targets and their point values.) Table 1-5 Liberator<sup>™</sup> Scoring | TARGET | POINT VALUE | |-----------------|-------------| | Enemy spaceship | 50 | | Missile base | 100 | | Satellite | 20 | | Killer saucer | 150 | | MIRV | 10 | | Fireball | 20 | | Starball | 20 | #### 4. High-Score Mode The High-Score Mode begins when a player has earned one of the ten highest scores. The player has one minute to record his initials. A player spins the Midi Trak-Ball<sup>TM</sup> to locate his initial. He presses FIRE to put his initial into the high-score table. To reset the high-score table, power the game *off* and then *on*, or switch the self-test switch *on* and *off*. However, this does not erase the top three scores. #### 5. Hints for Game Play - Destroy the enemy missile bases on the planet first, before they launch their missiles! - Destroy the killer saucer as soon as it begins to grow in size and make a sound. - Plan your shot so it explodes in front of a moving target. - Shoot fireballs as soon as possible to slow them down. - For fast planets, place shots in a long vertical line directly over the planet. <sup>\*\*</sup>After Star System 10, fireballs become starballs. ## Self-Test Procedure The following self-test procedures should be performed by a qualified electronic technician. This game tests itself when the self-test switch is set to the *on* position. If there is a failure, the game produces audiovisual aids to help you find the failing portion of the game. The self-test procedure included in Chapter 1 will help you decide if the game is or is not working properly. Troubleshooting Liberator<sup>™</sup> # A. Comments on Troubleshooting When troubleshooting, first determine the symptom(s) of the failure. After determining the symptom, look over the wiring diagram and determine what assemblies could cause the failure. Could it be caused by the power supply, Regulator/Audio II PCB, or the video display? The next step is to check all harness wires and connectors to the suspected failing assembly. If you find no harness or connector problem, substitute an assembly known to be good for the suspected failing assembly. If the game functions properly, you have successfully isolated the failure. If it doesn't, repeat the procedure with another assembly. When you have isolated the failing assembly, you must troubleshoot that assembly and make the necessary repairs. If the video display fails, we suggest that a qualified video-display technician perform the troubleshooting and repair. Be sure to refer to *The Book—A Guide to Electronic Game Operation and Servicing*, published by Atari, Inc., whenever you need help with the techniques, tools, and terminology associated with coinoperated electronic games. To effectively troubleshoot a game PCB, learn as much as you can about the PCB. The diagrams in the *Schematic Package* (included with the game) show the functions of the circuitry. Again, while troubleshooting the PCB, first determine the symptom of the failure, then locate the suspected area on the schematic diagram. A Glossary of Game PCB Signal Names is included in the *Schematic Package*. Each signal description states if the signal is generated by hardware or software, where it is generated, where it goes, and what it does. We suggest you use this glossary to become more familiar with the operation of the game PCB. # B. Performing the Self-Test The following self-test procedures should only be performed by a qualified electronic technician. This game will test itself and provide data to show that the game's circuitry and controls are operating properly. The data is provided on the video display and speaker. No additional equipment is necessary. To switch to the Self-Test Mode, set the self-test switch, located on the utility panel, to the *on* posi- tion. Press the auxiliary coin switch, located on the utility panel next to the self-test switch, to progress through tests 1 through 4. #### SCREEN 1—Test Passes: If the test passes, the screen goes blank for a few seconds before displaying the picture below. Upright games should display the message *UPRIGHT* in the lower right corner of the screen; cocktail games should display *COCKTAIL* in the same location. You will hear a continuous low-to-high tone while the screen is blank. See *Chapter 1*, Section F, Performing the Initial Self-Test for a complete description of this picture. Figure 2-1 Self-Test Screen 1— Test Passes #### - NOTE - This procedure does not test the coin door lockout coils and coin counter. If the lockout coils do not function when the game is on, suspect the lockout coil wiring or the + 10-volt power supply. Trouble-shoot using the game harness schematics. If the coin counter fails, make sure coin-counter switch 1 at T12 on the game PCB is correctly set in the *on* position. If the coin counter still fails, suspect latch T11 on the game PCB. Refer to the game schematics to troubleshoot any further problems with the coin counter. #### SCREEN 1—Test Fails: **RAM failure** is indicated by a blank or "garbage"-filled screen and a repeating series of eight tones. A low tone indicates a good RAM; a high tone indicates a failed RAM. The tone number and matching RAM location are listed in Table 2-1. Table 2-1 Failing RAM Location | Tone<br>Number | Failed<br>RAM Location<br>on Game PCB | | |----------------|---------------------------------------|--| | 1st | J10 | | | 2nd | M10 | | | 3rd | \$10 | | | 4th | F10 | | | 5th | L10 | | | 6th | P10 | | | 7th | T10 | | | 8th | E10 | | Figure 2-2 Self-Test Screen 1— Test Fails BIT MAP RAM failure is indicated by BIT MAP ER-ROR displayed on the top center of the screen plus a repeating series of four tones (see Figure 2-2). A low tone indicates a good RAM; a high tone indicates a failed RAM. Bit-map tone numbers with corresponding RAM locations are listed in Table 2-2. Table 2-2 Failing Bit Map RAM Location | Tone<br>Number | Failed Bit Map<br>RAM Location<br>on Game PCB | | |----------------|-----------------------------------------------|--| | 1st | K10 | | | 2nd | N10 | | | 3rd | R10 | | | 4th | H10 | | **ROM failure** is indicated by *BAD* message and the ROM checksum displayed opposite the number of the failed ROM. (Ignore the checksum.) The failed ROM and its location are listed in Table 2-3. Table 2-3 Failing ROM Location | Screen<br>Display | Failed<br>ROM Location<br>on Game PCB | | |-------------------|---------------------------------------|--| | 6 *<br>5 *<br>4 * | T1<br>R/S1<br>P1 | | | 3 | N1 | | | 2<br>1<br>0 | L/M1<br>K1<br>J1 | | \*This ROM contains the Self-Test program. If this ROM fails, the screen will be blank or will display "garbage." **SWITCH failure** is indicated by the corresponding 0 not changing to a 1 on the screen when the switch is pressed. Troubleshoot using the information in *Chapter 3, Section B,* and the game schematics. **SOUND failure** is indicated by the absence of any sound when any of the control panel pushbuttons or game switches are pressed. Inspect the volume controls on the utility panel, or troubleshoot using the game schematics. MIDI TRAK-BALL<sup>TM</sup> failure is indicated by no movement or jerky movement of the cursor when the Midi Trak-Ball is rolled. If the cursor fails to move, or if movement is reversed or jerky, inspect the Midi Trak-Ball connections (see *Chapter 3, Section B*). #### PLANET failure is indicated in several ways: - If the planet fails to appear, fails to rotate, or if the missile bases fail to flash, refer to the schematics. - •If the Earth-like planet fails to appear, suspect ROMs M/N8 or T8. - •If the Jupiter-like planet fails to appear, suspect ROMs P8 or R/S8. - If either planet has horizontal bars of color, suspect ROM S7. - If either planet has vertically jumping blocks of color, suspect ROM T7. - •If horizontal segments of either planet are uneven during rotation, suspect ROMs N6 and P6. To see the remaining self-test screens (2, 3, and 4), press the auxiliary coin switch on the utility panel to advance to each screen. #### **SCREEN 2:** **EAROM or CUSTOM I/O CHIP failure** is indicated by *CLEARING ENTIRE EAROM* message in the top center of the screen (see *Figure 2-3*). If the program confirms a failed ROM after clearing, *EAROM BAD* message appears in the top center of the screen. If replacing the EAROM does not correct the failure, refer to the schematics. To erase average game score and time, press both FIRE and 1-player start pushbuttons at the same time. Release the pushbuttons. **Wait** until the purple message *CLEARING BOOKKEEPING DATA* disappears before continuing with other tests. To erase the entire EAROM, press all four player pushbuttons at the same time. Release the pushbuttons. **Wait** until the purple message *CLEARING ENTIRE EAROM* disappears before continuing with other tests. Figure 2-3 Self-Test Screen 2 #### SCREEN 3: This screen shows the intensities of red, green, and blue (see *Figure 2-4*). Refer to the color-raster display manual for the next two adjustments. Adjust the levels of each color so that the darkest intensity is just slightly visible from black. Use this pattern for tracking adjustments. Figure 2-4 Self-Test Screen 3 #### **SCREEN 4:** A grid pattern framed in red and green appears on the screen (see *Figure 2-5*). The corners of the green frame must be visible at all times; the corners of the red frame may or may not be visible. The corners of the display should cut across the blue boxes located in the corners of the convergence display between the red and green frames (refer to the colorraster display manual). Figure 2-5 Self-Test Screen 4 ## Maintenance, Repair, and Parts ### A. Cabinet-Mounted Assemblies Figure 3-1 Cabinet-Mounted Assemblies Upright Cabinet A038476-01 A ### Cabinet-Mounted Assemblies Upright Cabinet Parts List | Part No. | Description | |------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | A037453-03 | Strain-Relief Power Cord (U.S. and Canada) | | A037455-03 | Strain-Relief Power Cord (Australia and New Zealand) | | A037470-01 | Power On/Off Switch/Mounting Plate Assembly | | A037496-01 | Metal Coin Box Enclosure | | A037784-03 | Strain-Relief Power Cord (United Kingdom, Ireland, Lebanon, Saudi Arabia, India, Hong Kong, Singapore, Egypt, Nigeria, Republic of South Africa, Zimbabwe) | | A038477-01 | Cabinet Assembly (includes glides and PCB retainers, but not the rear access panel) | | A038727-01 | Main Harness Assembly | | A038729-01 | Power Harness Assembly | | A038881-01 | Lock Assembly (for rear access panel) Acceptable substitute is part no. A038881-03 | | | The following six items are the technical information supplements to this game: | | SP-209 | Liberator Schematic Package | | ST-209-01 | Liberator Label with Self-Test Procedure and Option Switch Settings | | TM-160 | Service Manual for 19-Inch Electrohome Color Raster-Scan Display (use with part no. 92-049) | | TM-201 | Service Manual for 19-Inch Wells-Gardner Color Raster-Scan Display (use with part no. 92-055) | | TM-209 | Liberator Operation, Maintenance, and Service Manual | | TM-220 | Service Manual for 19-Inch Matsushita Color Raster-Scan Display (use with part no. 139003-1004) | | 78-3201 | Adjustable Glide | | 009992-01 | On/Off Switch Cover | | 037332-01 | Ventilation Grille | | 037721-02 | Rear Access Panel (does not include lock) | | 038091-01 | Molded Coin Box (not shown) | | 038178-03 | Dual-slotted PCB cleat | | 038491-01 | Video Display Shield | | 038495-01 | Upper Retainer | | 030493-01 | Opper Netallier | | 038496-01 | Speaker Grille | | 038505-01 | Lower Retainer | | 178013-001 | Spring Draw Latch (not shown) | | 178034-024 | 3/4-Inch Black Plastic T-Molding | | 178034-026 | ¹¾₅-Inch Black Plastic T-Molding | | 178048-001 | 2-Inch Rigid Caster | Figure 3-2 Cabinet-Mounted Assemblies Ireland-Built Cabinet A038961-01 & -02 A #### Cabinet-Mounted Assemblies Ireland-Built Cabinet Parts List | Part No. | Description | |------------|------------------------------------------------------------------------------------------------| | A037454-03 | Strain-Relief Power Cord (Austria, Belgium, Chile, Denmark, Finland, France, Germany, Greece, | | | Indonesia, Italy, Netherlands, Norway, Spain, Sweden, and Uruguay) | | A037470-01 | Power On/Off Switch/Mounting Plate Assembly | | A037496-01 | Metal Coin Box Enclosure | | A038852-01 | Main Harness Assembly | | A038854-01 | Power Harness Assembly | | A038881-01 | Lock Assembly (for rear access panel) | | A038962-01 | Cabinet Assembly (includes glides and PCB retainers, but not the rear access panel) | | | The following six items are the technical information supplements to this game: | | SP-209 | Liberator Schematic Package | | ST-209-01 | Liberator Label with Self-Test Procedure and Option Switch Settings | | TM-160 | Service Manual for 19-Inch Electrohome Color Raster-Scan Display (use with part no. 92-049) | | TM-201 | Service Manual for 19-Inch Wells-Gardner Color Raster-Scan Display (use with part no. 92-055) | | TM-209 | Liberator Operation, Maintenance, and Service Manual | | TM-220 | Service Manual for 19-Inch Matsushita Color Raster-Scan Display (use with part no. 139003-1004 | | 78-3201 | Adjustable Glide | | 78-6900402 | Vinyl Foam Single-Coated Adhesive Tape, 1/4-Inch Wide x 1/8-Inch Thick | | 009992-01 | On/Off Switch Cover | | 038091-01 | Molded Coin Box (not shown) | | 038805-01 | Display Shield Retainer (not shown) | | 038976-02 | Poer Appeal (dee not include to the | | 038986-01 | Rear Access Panel <i>(does not include lock)</i> Attraction Panel Retainer | | 038988-01 | Ventilation Grille | | 030300-01 | ventuation drine | | 038992-01 | Display Shield | | 178013-002 | Spring Draw Latch | | 178034-024 | 34-Inch Black Plastic T-Molding | ### B. The Control Panel #### Opening the Control Panel: - Unlock and open the coin door (see Figure 3-3). Reach up through the opening to the top of the control panel and release the spring-draw latches. For the IrelandBuilt cabinet, remove the two button-head screws that secure the panel to the lower retainer. - 2. Close the coin door. - Lift the control panel at the top edge and tilt it toward you. The control panel on the *Upright* cabinet has foam tape on the inside edges. Make sure the tape is in good condition. #### Repairing the Leaf Switches: - Adjust the leaf switches for a narrow gap. When a switch button is pressed, the resulting wiping action of the cross-bar contacts provides a self-cleaning feature. Do not burnish the contacts. To clean them, use electrical contact cleaner. - To remove a leaf switch, disconnect the wires and remove the screw with a Phillips-head screwdriver. - To remove the switch button, turn the nut with a wrench in a counterclockwise direction from inside the control panel. The ring on the outside of the control panel should not spin. - 4. Replace the switch, reconnect the harness wires as shown in the *Schematic Package, Game Wiring Diagram.* Make sure the colored wires are routed to their matching colored tabs on the switch. #### Repairing the LED Start Switches: These switches have a very low failure rate. If you suspect switch failure, test it using the following directions. #### **Testing the LED Switch:** - I. Disconnect the wires from the switch. - Attach the leads of an ohmmeter to the normally open and common contacts. - Check the contacts (push and release the switch button) for closed and open continuity. - If the contacts do not operate sharply or always remain closed or open, replace the switch. #### Replacing the LED Switch: - Disconnect the wires from the switch. - Turn the switch counterclockwise while holding the black cone shaped bushing on the outside of the control panel. - 3. Install a new switch using the reverse procedure. - 4. Reconnect the wires as shown in Figure 3-3. Figure 3-3 Control Panel Figure 3-4 Control Panel Assembly Upright Cabinet A038500-01 A Ireland-Built Cabinet A038969-01 A ### Control Panel Assembly Parts List | Part No. | Description | |------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Upright Cabinet | | A038499-01<br>A038730-01<br>78-6900402<br>038498-01<br>038506-04 | Control Panel with Decal Control Panel Harness Assembly Vinyl Foam Single-Coated Adhesive Tape, 14-Inch Wide x 1/8-Inch Thick (24 in. required) Control Panel Control Panel Decal | | | Ireland-Built Cabinet | | A038863-01<br>A038970-01<br>038974-04<br>038985-01 | Control Panel Harness Assembly Control Panel with Decal Control Panel Decal Control Panel | | | Upright and Ireland-Built Cabinets | | A038038-01<br>62-039<br>75-941S<br>75-5148B | Midi Trak-Ball <sup>™</sup> Assembly<br>SPDT Momentary Pushbutton Start Switch with Red Light-Emitting Diode<br>#10-24 Self-Locking Nut<br>#10-24 Black Carriage Bolt | | 036895-01<br>160013-001<br>178030-003 | Black Molded Switch Bezel Leaf Switch and Button Holder (leaf switch only is part no. 160012-001) Black Pushbutton Assembly | Figure 3-5 Midi Trak-Ball™ Assembly A038038-01 A #### Lubricating the Midi Trak-Ball™: - Remove the entire Midi Trak-Ball assembly from the control panel (see Figure 3-4). Remove the six screws that secure the upper and lower frames together (see Figure 3-5). - 2. Lift off the top frame. - Lubricate each of the six ball bearings with two drops of 3 in-One® oil. Lubricate approximately every three months or 6,000 credits (credits are counted on the coin counter). ### Removing the Midi Trak-Ball, Coupler PCB and Encoding Wheel: - Follow steps 1 through 3. Then remove the Midi Trak-Ball. - Lift the PCB out of its slot. Carefully disconnect the red connector and remove the PCB. - Remove the socket-head screw, flat washer, and splitlock washer that secure the encoding wheel. - 7. Remove the encoding wheel. - Reassemble and reinstall in reverse order. #### NOTE = When you replace the PCB, make sure that the metal encoding wheel is not bent or damaged. It should turn freely between the two halves of the radial optical coupler. #### Adjusting the Midi Trak-Ball control: - When you tighten the encoding wheel, rotate the socket-head screw on the end of the roller shaft until a hole in the shaft is visible through the hole in the top of the frame. - 10. Insert a $\%_0$ -inch diameter pin or screwdriver through the hole in the shaft. - 11. Tighten the socket-head screw with an Allen wrench. Figure 3-5 Midi Trak-Ball Assembly, continued ### Midi Trak-Ball™ Assembly Parts List | Part No. | Description | |---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A035220-02<br>A036096-01<br>72-8406 | Coupler PCB Assembly (includes Radial Optical Coupler) Harness Assembly #4-40 x %-Inch, Hex Socket-Head Steel Machine Screw #4 Flat SAE-Standard, Zinc-Plated Steel Washer | | 75-014S<br>75-044S | #4 Split-Lock, Zinc-Plated Steel Washer | | 034168-01<br>035937-01<br>035938-01 | Label with Lubrication Instructions <i>(not shown)</i> Ball Bearing <i>(6 per assembly)</i> Etched Encoding Wheel | | 038039-01 | Upper Black Plastic Frame | | 038040-01<br>038041-01<br>038042-01 | Lower Black Plastic Frame<br>Roller Shaft<br>Idler Shaft | | 038043-01<br>139002-001<br>176010-106 | Midi Trak-Ball <i>(3-inch diameter)</i> Radial Optical Coupler <i>(located on the Coupler PCB Assembly)</i> #8 x %-Inch Cross-Recessed, Pan-Head, Zinc-Plated Steel Screw | ## C. Fluorescent Tube and Speaker Figure 3-6 Fluorescent Tube and Speaker Upright Cabinet A038504-01 & -02 A WARNING Before you remove or repair the fluorescent tube or speaker, switch the the game to off. If you drop a fluorescent tube and it breaks, it will implode! Shattered glass can fly six feet or more from the implosion. Use care when replacing any fluorescent tube. #### **Upright Cabinet** #### Replacing the Fluorescent Tube: - Remove the three screws and lock washers that secure the upper attraction-panel retainer to the cabinet. Loosen the two screws that secure the lower retainer to the cabinet. - Lift the attraction glass up and out of the lower retainer. - Remove the cardboard locking tab at each end of the tube. Slightly rotate the tube up or down and carefully remove it from the lampholders. - Replace it with a new tube. Do not snap in the tube vigorously—you may break it, causing an implosion! Replace the locking tabs. Check that the green ground wire is securely attached to the large metal bracket and the ballast transformer on the wood panel. If the tube is not grounded, it may not start. #### **Upright Cabinet** #### Replacing the Speakers: - Perform steps 1 and 2. Remove the speaker grille. - Open the control panel, and remove the display glass and display bezel. - Disconnect the 5-pin fluorescent tube and speaker harness connector. - Remove three screws that secure the tube and speaker board to the cabinet. Hold the board securely with one hand and remove the fourth screw. Remove the board. - 10. Disconnect the two plug-in connectors on the speaker. Note that the white wire (+) connects on the side marked with a painted dot. Remove the screws that attach the speaker to the board. Replace the speaker and reinstall the tube and speaker board. Be sure that the tube and speaker board is flush with the upper front panel when you secure the board to the cabinet. Reassemble in reverse order. # Fluorescent Tube and Speaker Upright Cabinet Parts List | Part No. | Description | |------------|------------------------------------------------------------------------------| | A037540-01 | Ground Wire with Ring Lug | | A038731-01 | Tube and Speaker Harness Assembly | | 70-304 | 18-Inch, 15 W, Cool White Fluorescent Tube | | 78-6900402 | Vinyl Foam Single-Coated Adhesive Tape, $1/4$ -Inch Wide x $1/6$ -Inch Thick | | 79-561816P | Spring-Connector Wire Nut for 16- to 18-Gauge Wires | | 99-11003 | Fluorescent Tube Starter | | 99-11006 | Fluorescent Tube Locking Tab (tab consists of two pieces) | | 99-11009 | Starter Socket | | 37469-01 | Steel Tube Bracket | | 038491-01 | Video Display Shield | | 038493-01 | Video Display Bezel | | 038494-01 | Attraction Glass with Graphics | | 38495-01 | Upper Attraction Glass Retainer | | 38496-01 | Speaker Grille | | 38505-01 | Lower Attraction Glass Retainer | | 148001-017 | 6 x 9-Inch Oval, 8 $\Omega$ , 6-Ounce, Shielded High-Fidelity Speaker | | 142028-001 | 60 Hz, 118 V, Ballast Transformer (used on A038504-01 assembly) | | 142028-002 | 50 Hz, 118 V, Ballast Transformer (used on A038504-02 assembly) | | 179035-001 | 2-Pin Fluorescent Tube Holder | Before you remove or repair the fluorescent tube or speaker, switch the the game to off. If you drop a fluorescent tube and it breaks, *it will implode!* Shattered glass can fly six feet or more from the implosion. Use care when replacing any fluorescent tube. ## Ireland-Built Cabinet Replacing the Speaker: - Remove the three screws that secure the top of the attraction panel to the cabinet. - Grasp the panel at the top edge and pull it forward (be careful not to damage the speaker that is attached under the grille). Lift the panel up and out of the cabinet. Lay the panel on the top of the cabinet. - Disconnect the two speaker connectors. Note that the white wire (+) connects on the side of the speaker marked with a painted dot. - Remove the screws that attach the speaker to the board. Replace the speaker. Reassemble in reverse order. ## Ireland-Built Cabinet Replacing the Fluorescent Tube: - Perform steps 1 and 2. Remove the Y-lead connectors at each end of the tube. - Replace with a new tube. Do not snap in the tube vigorously—you may break it, causing an implosion! Replace the Y-lead connectors. - 7. Reassemble in reverse order. Figure 3-7 Fluorescent Tube, Speaker, and Attraction Panel Ireland-Built Cabinet # Fluorescent Tube, Speaker, and Attraction Panel Ireland-Built Cabinet Parts List | Part No. | Description | | |------------|---------------------------------------------------------------|--| | A038856-01 | Tube and Speaker Harness Assembly | | | 70-303 | 18-Inch, 15-W, Cool White Fluorescent Tube | | | 99-11003 | Fluorescent Tube Starter | | | 99-11009 | Starter Socket | | | 99-11012 | 1 1/2-Inch Fluorescent Tube Clamp | | | 035835-01 | 12-Inch Y-Lead Connector | | | 038973-04 | Attraction Panel Decal | | | 038977-05 | Speaker/Attraction Panel | | | 038978-01 | Fluorescent Tube Board | | | 038987-01 | Speaker/Attraction Panel Grille | | | 038989-01 | Attraction Panel Shield (does not include decal) | | | 142028-002 | 50 Hz, 118 V, Ballast Transformer | | | 148001-001 | 6 x 9-Inch Oval, 4 Ω, 6-Ounce, Shielded High-Fidelity Speaker | | ### D. Video Display ### WARNING - SHOCK HAZARD The following procedure should only be performed by a *qualified service technician*. Before removing or repairing the video display, **switch the game to** off. As an extra precaution, we highly recommend you **discharge the high voltage** from the picture tube. High voltages may exist in any video display, even with power disconnected. Use extreme caution and do not touch electrical parts of the display yoke area with your hands or with metal objects in your hands! #### IMPLOSION HAZARD If you drop the display and the picture tube breaks, it will implode! Shattered glass and the yoke can fly six feet or more from the implosion. Use care when replacing any display. ### **Upright Cabinet** *Removing the Video Display:* - From the back of the cabinet, open the rear access panel. Unplug the display harness connectors and disconnect the ground wire (see Figure 3-8). Remove the hardware that secures the display chassis to the wood display shelf. - From the front of the cabinet, loosen the screws on the lower retainer. Remove the three screws that secure the speaker grille to the cabinet and remove the grille (see Figure 3-6). - Open the control panel and remove the display shield (see Figure 3-6). - Remove the cardboard bezel. - Carefully remove the display through the front of the cabinet. Place it on a soft mat in a protected location. After servicing the display, reinstall it in reverse order. Figure 3-8 Video Display Upright Cabinet The following procedure should only be performed by a *qualified service technician*. Before removing or repairing the video display, **switch the game to** off. As an extra precaution, we highly recommend you **discharge the high voltage** from the picture tube. High voltages may exist in any video display, even with power disconnected. Use extreme caution and do not touch electrical parts of the display yoke area with your hands or with metal objects in your hands! #### IMPLOSION HAZARD If you drop the display and the picture tube breaks, it will implode! Shattered glass and the yoke can fly six feet or more from the implosion. Use care when replacing any display. ### Ireland-Built Cabinet Removing the Video Display: - From the back of the cabinet, open the rear access panel. Unplug the display harness connectors and disconnect the ground wire (see Figure 3-8). - 2. From the front of the cabinet, open the control panel (see *Figure 3-3*). - Grasp the metal retainer that holds the bottom of the video display shield and slide the retainer and the shield down and out of the cabinet. - 4. Remove the cardboard bezel. - The wood display shelf is secured to the cabinet with two metal brackets. Remove the two sets of hardware that secure the shelf to these brackets. - Carefully pull the wood display shelf and display out through the front of the cabinet. Place the display in a protected location. After servicing the display, reinstall it in reverse order. Figure 3-8 Video Display, continued Ireland-Built Cabinet #### Video Display Upright and Ireland-Built Cabinets Parts List | Part No. | Description | |----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | For Upright Cabinet | | 038493-01<br>038491-01<br>038496-01<br>038505-01 | Display Bezel Display Shield Speaker Grille Lower Retainer | | | For Ireland-Built Cabinet | | A038808-01<br>002728-01<br>038804-02<br>038805-01<br>038992-01 | Display Bezel Display Shelf Bracket Display Shelf Display Shield Retainer Display Shield | | | For Upright and Ireland-Built Cabinets | | 92-049 | 19-Inch Electrohome Color Raster-Scan Display Alternate displays are:<br>92-055—19-Inch Wells-Gardner Color Raster-Scan Display<br>139003-1004—19-Inch Matsushita Color Raster-Scan Display | ### E. Utility Panel — WARNING — Before removing or repairing the utility panel, switch the game to off. Players may receive an electric shock if the utility panel is not properly grounded! After servicing any parts on the panel, make sure that the ground wire is firmly attached to the metal screw on the back of the coin counter. #### NOTE - Only the Ireland-Built cabinet has two coin counters. The utility panel is located inside the upper coin door. This panel includes the volume control, self-test switch, auxiliary coin switch, and the coin counter(s). The coin switch is used to credit the game without activating the coin counter. | Part No. | Description | |--------------------------|------------------------------------------------------------------------| | A002465-01<br>A038004-01 | 6 V Coin Counter<br>Utility Panel Harness | | 19-9032 | Volume Control | | 62-041 | SPDT Momentary-Contact Pushbutton Auxiliary Coin Switch with Black Cap | | 69-001 | DPDT Self-Test Switch | | 038003-01 | Utility Panel Bracket | | 178070-001 | Volume Control Knob | #### F. Coin Door Figure 3-10 Vertically Mounted Coin Door A037619-xx D Figure 3-10 Vertically Mounted Coin Door, continued A037619-xx D ### Vertically Mounted Coin Door Parts List | Part No. | Description | |--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A037542-01<br>72-1414S<br>75-056<br>75-914S | Harness Assembly #4-40 × ½-Inch Cross-Recessed Pan-Head Steel Machine Screw #6 Internal-Tooth Zinc-Plated Steel Lock Washer #4-40 Steel Machine Hex Nut | | 75-3414S<br>99-15001<br>99-15002<br>99-15003 | #4-40 × ½-Inch 82° Cross-Recessed Flat-Head Steel Machine Screw<br>Coin Return Button with U.S. 25¢ Price Plate<br>Coin Return Button with U.S. \$1 Price Plate<br>Coin Return Button with German 1 DM Price Plate | | 19-15004<br>19-15005<br>19-15006<br>19-15007 | Coin Return Button with German 2 DM Price Plate Coin Return Button with German 5 DM Price Plate Coin Return Button with Belgian 5 Fr Price Plate Coin Return Button with French 1 Fr Price Plate | | 9-15008<br>9-15009<br>9-15010<br>9-15011 | Coin Return Button with Japanese 100 Yen Price Plate Coin Return Button with British 10 Pence Price Plate Coin Return Button with Australian 20 <sup>©</sup> Price Plate Coin Return Button with Italian 100 Lire Price Plate | | 19-15023<br>19-15025<br>19-15026<br>19-15027 | Base Plate<br>Left Half of Coin Inlet<br>Right Half of Coin Inlet<br>Side Plate of Coin Return Box | | 99-15028<br>99-15029<br>99-15030<br>19-15036 | Base Plate of Coin Return Box<br>Switch Bracket<br>Flap for Lockout Coil (U.S. 25¢)<br>Metal Coin Return Cover | | 99-15038<br>99-15039<br>99-15040<br>99-15042 | Bezel for Coin Return Button<br>Metal Bezel for Coin Return Cover<br>Coin Return Lever<br>Coin Switch for U.S. 25¢ | | 99-15052<br>19-15054<br>19-15055<br>19-15056 | Spring for Coin Return Button Pivot for Coin Return Lever Retaining Screw #4-40 $\times$ %-Inch Cross-Recessed Pan-Head Steel Machine Screw | | 9-15060<br>9-15063<br>9-15066<br>9-15067 | Switch Cover Screw for Hinge Screw for Clamp Lock Assembly | | 9-15068<br>9-15069<br>9-15070<br>9-15071 | Lockout Coil Spring for Lockout Coil Doors and Frame Clamp for Frame | | 9-15072<br>9-15073<br>9-15074<br>9-15075 | Door Frame Upper Door Lower Door Switch Adjuster | | 038091-01<br>70000-001<br>71006-035<br>79047-001 | Coin Box (Not included in assembly) Acceptable substitute is part number A037491-01 6.3V Miniature Wedge-Base Incandescent Lamp Metal Coin Mechanism Lamp Base | #### G. Printed-Circuit Boards WARNING — Before you remove or repair any printed-circuit board (PCB), **switch the game to** *off.* #### Removing the Printed-Circuit Boards: - Open the rear access panel. - 2. For the *game PCB*, unplug the two edge connectors (see Figure 3-11). - Remove the screw and two washers that secure the PCB to the cabinet. Carefully slide the PCB straight out of its slots. Be careful not to twist the board, as this may loosen connections or components. Replace or repair as required, and reinstall the PCB. - For the Regulator/Audio II PCB, disconnect the five small harness connectors on this board. Remove the screw and two spacers that secure the Regulator/Audio II PCB to the cabinet, and carefully remove the board from its slot. Do not twist the board, as this may loosen connections or components. Replace or repair as required, and reinstall the PCB. #### CAUTION • Make sure that the connectors on the PCB are properly plugged in. Note that they are keyed to fit only one way. If they do not slip on easily, do not force them. A reversed connector may damage your game and void the warranty. - 6. Close and lock the rear access panel. - Make sure that the game is operating correctly by performing the self-test. Performing self-test is very important when you repair a PCB. ### Printed-Circuit Board Mounting Hardware Parts List | Part No. | Description | | |------------|-------------------------------------------|--| | 72-6810S | #8 x %-Inch Cross-Recessed Pan-Head Screw | | | 034536-02 | Foam Pad | | | 038178-03 | Dual-Slotted Retainer | | | 175004-708 | #8 Fiber Washer | | | 176015-110 | #10 x %-Inch Pan-Head Screw | | Figure 3-11 Removing the Printed-Circuit Boards NOTICE TO ALL PERSONS RECEIVING THIS DRAWING CONFIDENTIAL: Reproduction forbidden without the specific written permission of Mari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof conters or transfers any right in, or itcense to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Adari, Inc., and for manufacture under the corporation's written license, no right to reproduce this drawing is granted or the subject matter thereof unless by written agreement with or written permission from the corporation Acceptable substitutes are A038068-11 and A038068-31. Figure 3-12 Liberator™ Game PCB Assembly A038068-21 B ### Liberator™ Game PCB Assembly Parts List | Designator<br>————— | Description | Part No. | |---------------------|--------------------------------------------------------------|--------------------------| | | Capacitors | | | C1-C61 | 0.1 μF, +80, -20%, 50 V Ceramic-Disk Radial-Lead Capacitor | 400000 40 4 | | 62 | 22 pF, 100 V, Epoxy-Dipped Mica Radial-Lead Capacitor | 122002-104 | | 63 | 68 pF, 100 V, Epoxy-Dipped Mica Radial-Lead Capacitor | 128002-220 | | 64 | 0.22 μF, +80, -20%, 25 V Ceramic-Disk Radial-Lead Capacitor | 128002-680 | | | · | 122008-224 | | 65<br>66 | 0.1 μF, +80, -20%, 50 V Ceramic-Disk Radial-Lead Capacitor | 122002-104 | | 66<br>67 | 0.22 μF, +80, -20%, 25 V Ceramic-Disk Radial-l ead Canacitor | 122008-224 | | 67 | 0.1 μF, +80, -20%, 50 V Ceramic-Disk Radial-Lead Capacitor | 122002-104 | | 68 | 0.22 μF, +80, -20%, 25 V Ceramic-Disk Radial-Lead Capacitor | 122008-224 | | 69 | 0.1 μF, +80, -20%, 50 V Ceramic-Disk Radial-Lead Capacitor | | | 70 | 0.22 uF ± 80 .20% 25 V Coromio Diok Radial-Lead Capacitor | 122002-104 | | 71 | 0.22 μF, +80, -20%, 25 V Ceramic-Disk Radial-Lead Capacitor | 122008-224 | | <br>72 | 0.1 µF, +80, -20%, 50 V Ceramic-Disk Radial-Lead Capacitor | 122002-104 | | _ | 0.22 μF, +80, -20%, 25 V Ceramic-Disk Radial-Lead Capacitor | 122008-224 | | 73 | 0.1 μF, +80, -20%, 50 V Ceramic-Disk Radial-Lead Capacitor | 122002 404 | | 74 | 0.22 μF, +80, -20%, 25 V Ceramic-Disk Radial-Lead Canacitor | 122002-104 | | 75 | 0.1 μF, +80, -20%, 50 V Ceramic-Disk Radial-Lead Canacitor | 122008-224 | | 76 | 0.22 μF, +80, -20%, 25 V Ceramic-Disk Radial-Lead Capacitor | 122002-104<br>122008-224 | | 77 | | 122000-224 | | 77<br><b>7</b> 8 | 0.1 μF, +80, -20%, 50 V Ceramic-Disk Radial-Lead Capacitor | 122002-104 | | | 0.22 μF, +80, -20%, 25 V Ceramic-Disk Radial-Lead Capacitor | 122008-224 | | 79<br>30 | 0.1 μF, +80, -20%, 50 V Ceramic-Disk Radial-Lead Capacitor | 122002-104 | | ou . | 0.22 μF, +80, -20%, 25 V Ceramic-Disk Radial-Lead Capacitor | 122008-224 | | 31 | 0.1 μF, +80, -20%, 50 V Ceramic-Disk Radial-Lead Capacitor | | | 32. | 0.22 μF, +80, -20%, 25 V Ceramic-Disk Radial-Lead Capacitor | 122002-104 | | 13 | 0.1 μF, +80, -20%, 50 V Ceramic-Disk Radial-Lead Capacitor | 122008-224 | | 34 | 0.22 μF, +80, -20%, 25 V Ceramic-Disk Radial-Lead Capacitor | 122002-104 | | | | 122008-224 | | 85<br>16 | 0.1 μF, +80, -20%, 50 V Ceramic-Disk Radial-Lead Capacitor | 122002-104 | | 36 | 0.22 μF, +80, -20%, 25 V Ceramic-Disk Radial-Lead Canacitor | 122008-224 | | 7, C88 | 0.1 μF, +80, -20%, 50 V Ceramic-Disk Radial-Lead Canacitor | 122000-224 | | 9-C102 | 0.22 μF, +80, -20%, 25 V Ceramic-Disk Radial-Lead Capacitor | 122008-224 | | 03 C104 | | | | 03, C104<br>05 | 0.01 μF, +80, -20%, 25 V Ceramic-Disk Axial-Lead Capacitor | 122005-103 | | 06 | 0.1 μF, +80, -20%, 50 V Ceramic-Disk Radial-Lead Capacitor | 122002-104 | | 07-C119 | $2.2 \mu\text{F}, \pm 10\%, 35 \text{V}$ Tantalum Capacitor | 122000-225 | | | 0.1 μF, +80, -20%, 50 V Ceramic-Disk Radial-Lead Capacitor | 122002-104 | | 20 | 100 μF, 25 V, Aluminum Electrolytic Axial-Lead Capacitor | 24-250107 | | 21-C134 | 0.1 μF, +80, -20%, 50 V Ceramic-Disk Radial-Lead Capacitor | 122002-104 | | 35<br>36 C140 | 1000 pF, 100 V, Epoxy-Dipped Mica Radial-Lead Canacitor | 128002-102 | | 36-C140 | 1 μF, 50 V, Aluminum Electrolytic Axial-Lead Capacitor | 24-500105 | | 41-C144 | 0.01 μF, +80, -20%, 25 V Ceramic-Disk Axial-Lead Capacitor | | | 45-C147 | 47 μF, 50 V, Aluminum Electrolytic Axial-Lead Capacitor | 122005-103 | | 48-C150 | 100 μF, 25 V, Aluminum Electrolytic Axial-Lead Capacitor | 24-500476 | | 51 | 0.1 μF, +80, -20%, 50 V Ceramic-Disk Radial-Lead Capacitor | 24-250107 | | 52 | 0.01 μF, +80, -20%, 25 V Ceramic-Disk Axial-Lead Capacitor | 122002-104<br>122005-103 | | 50 0450 | | 122000-103 | | 53-C156 | 0.1 μF, +80, -20%, 50 V Ceramic-Disk Radial-Lead Capacitor | 122002-104 | | 57 | 220 pF, 100 V, Epoxy-Dipped Mica Radial-Lead Capacitor | 128002-221 | | 58-C161 | 0.01 μF, +80, -20%, 25 V Ceramic-Disk Axial-Lead Canacitor | 122005-103 | | 62<br>22 | 330 pF, 100 V, Mica Capacitor | 128002-331 | | 33 | 68 pF, 100 V, Epoxy-Dipped Mica Radial-Lead Capacitor | 128002-680 | | | (Continued on next page) | | | Designator | Description | Part No. | |------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------| | | Diodes | | | CR1<br>CR2<br>CR3-CR5<br>CR6 | Type-MV5053 Light-Emitting Diode Type1N751A, $\pm$ 5%, 5.1 V, 500 mW Zener Diode Type-1N914, 75 V Switching Diode Type1N5257B, $\pm$ 5%, 33 V Zener Diode | 38-MV5053<br>32-1N751A<br>31-1N914<br>131003-001 | | | Integrated Circuits | | | A6<br>A7<br>A8<br>A11 | Type-74LS174 Integrated Circuit Type-74LS83 Integrated Circuit Type-74S04 Integrated Circuit Type-74LS174 Integrated Circuit | 137209-001<br>37-74LS83<br>37-74S04<br>137209-001 | | A12<br>A13<br>B1<br>B5 | Type-74LS14 Integrated Circuit<br>Type-4066B Integrated Circuit<br>Type-74LS367 Integrated Circuit<br>Type-7400 Integrated Circuit | 37-74LS14<br>37-4066<br>37-74LS367<br>37-7400 | | B6<br>B7<br>B8<br>B9 | Type-74LS191 Integrated Circuit Type-74S189 Integrated Circuit Type-74S74 Integrated Circuit Type-74S02 Integrated Circuit | 37-74LS191<br>37-74S189<br>37-74S74<br>37-74S02 | | B10<br>B11<br>B12<br>B13 | Type-LM324 Integrated Circuit Type-74S189 Integrated Circuit Type-7407 Integrated Circuit Type-4066B Integrated Circuit | 37-LM324<br>37-74S189<br>37-7407<br>37-4066 | | C1<br>C6<br>C7<br>C8, C9 | Type-74LS33 Integrated Circuit Type-74S85 Integrated Circuit Type-74S189 Integrated Circuit Type-74S74 Integrated Circuit | 137239-001<br>37-74S85<br>37-74S189<br>37-74S74 | | C11<br>C12<br>D1<br>D5 | Type-74S189 Integrated Circuit Type-7407 Integrated Circuit Type-74LS33 Integrated Circuit Type-74S74 Integrated Circuit | 37-74\$189<br>37-7407<br>137239-001<br>37-74\$74 | | D6<br>D7<br>D8<br>D9 | Type-74LS191 Integrated Circuit Type-74S189 Integrated Circuit Type-74S74 Integrated Circuit Type-74109 Integrated Circuit | 37-74LS191<br>37-74S189<br>37-74S74<br>37-74109 | | D10, D11<br>E1<br>E2<br>E3 | Type-74LS174 Integrated Circuit Type-74LS244 Integrated Circuit Type-74LS245 Integrated Circuit Type-74LS367 Integrated Circuit | 137209-001<br>37-74LS244<br>37-74LS245<br>37-74LS367 | | E4<br>E5<br>E6<br>E7 | Type-74LS139 Integrated Circuit Type-74LS74 Integrated Circuit Type-74S85 Integrated Circuit Type-74S189 Integrated Circuit | 37-74LS139<br>37-74LS74<br>37-74S85<br>37-74S189 | | Designator | Description | Part No. | |----------------------------------|--------------------------------------------------------------|----------------------------| | <b>=</b> 8 | Type-74S74 Integrated Circuit | | | 9 | Type-74163 Integrated Circuit | 37-74\$74 | | 11 | Type-74S189 Integrated Circuit | 37-74163 | | <del>-</del> 1 | Type-74LS374 Integrated Circuit | 37-74\$189 | | | | 37-74LS374 | | <del>7</del> 2<br><del>7</del> 3 | Type-74LS244 Integrated Circuit | 37-74LS244 | | -3<br>-4 | Type-74LS32 Integrated Circuit | 37-74LS32 | | 5 | Type-74LS04 Integrated Circuit | 37-74LS04 | | 5 | Type-74LS02 Integrated Circuit | 37-74LS02 | | 6 | Type-74LS174 Integrated Circuit | 137209-001 | | 7 | Type-74LS83 Integrated Circuit | | | 8 | Type-74S08 Integrated Circuit | 37-74LS83 | | 9 | Type-74160 Integrated Circuit | 37-74\$08<br>37-74160 | | 11 | Type-74S189 Integrated Circuit | | | /H12 | Type-LM324 Integrated Circuit | 37-74S189 | | i1 | Type-74LS374 Integrated Circuit | 37-LM324 | | i2 | Type-74LS244 Integrated Circuit | 37-74LS374 | | | 17PO 14EO244 Integrated Offcult | 37-74LS244 | | 3 | Type-74LS32 Integrated Circuit | 37-74LS32 | | 4 | Type-74LS00 Integrated Circuit | 37-74LS00 | | 15 | Type-74S74 Integrated Circuit | 37-74S74 | | 6 | Type-74LS174 Integrated Circuit | 37-74LS174 | | 7 | Type-74LS193 Integrated Circuit | . 27.741.0400 | | 8 | Type-74LS163A Integrated Circuit | 37-74LS193 | | 9 | Type-74153 Integrated Circuit | 37-74LS163A | | 1.1 | Type-74LS157 Integrated Circuit | 37-74153<br>37-74LS157 | | 3 | Type-74LS32 Integrated Circuit | 07 7420 107 | | 1 | Type-74S32 Integrated Circuit Type-74S32 Integrated Circuit | 37-74LS32 | | 5 | Type 741 S22 Integrated Circuit | 37-74\$32 | | 5 | Type-74LS32 Integrated Circuit | 37-74LS32 | | , | Type-74LS195 Integrated Circuit | 137208-001 | | • | Type-74S189 Integrated Circuit | 37-74\$189 | | 3 | Type-74LS163A Integrated Circuit | 37-74-S163<br>37-74-LS163A | | ) | Type-74153 Integrated Circuit | 37-74LS 163A<br>37-74153 | | 1 | Type-74LS197 Integrated Circuit | 137240-001 | | 2 | Type-74LS374 Integrated Circuit | | | 3 | Type-74LS74 Integrated Circuit | 37-74LS374 | | 1 | Type-74109 Integrated Circuit | 37-74LS74 | | | Type-74LS399 Integrated Circuit | 37-74109 | | | | 37-74LS399 | | , | Type-74LS195 Integrated Circuit | 137208-001 | | ) | Type-74S189 Integrated Circuit | 37-74S189 | | | Type-74153 Integrated Circuit | 37-74153 | | 1 | Schmitt Trigger Hex Integrated Circuit | 37-4584B | | 2 | Type-TL082 Integrated Circuit | 2771.00000 | | | Type-74LS04 Integrated Circuit | 37-TL082CP | | | Type-74LS08 Integrated Circuit | 37-74LS04 | | | Type-74S189 Integrated Circuit | 37-74LS08 | | | >1 | 37-74\$189 | | Designator | Description | Part No. | |------------------|----------------------------------------------------------------|--------------------------| | _6 | Type-74LS283 Integrated Circuit | 137241-001 | | -0<br>-7 | Type-74LS157 Integrated Circuit | 37-74LS157 | | -,<br>-8 | Type-74LS273 Integrated Circuit | 37-74LS273 | | -0<br>-9 | Type-74153 Integrated Circuit | 37-74153 | | .11 | Type-74LS74 Integrated Circuit | 37-74LS74 | | л.<br>МЗ | Type-74S86 Integrated Circuit | 137002-001 | | из<br><b>И</b> 4 | | 37-74LS175 | | л4<br><b>Л</b> 5 | Type-74LS175 Integrated Circuit Type-74LS21 Integrated Circuit | 137210-001 | | | | 407044.004 | | 16<br>47 | Type-74LS283 Integrated Circuit | 137241-001<br>37-74LS193 | | //7 | Type-74LS193 Integrated Circuit | | | <b>/</b> 19 | Type-74LS195 Integrated Circuit | 37-74LS195 | | 111 | Type-74LS257 Integrated Circuit | 37-74LS257 | | N3 | Type-74LS74 Integrated Circuit | 37-74LS74 | | 10<br>14 | Type-74S02 Integrated Circuit | 37-74S02 | | 14<br>15 | Type-74S260 Integrated Circuit | 37-74S260 | | NO<br>N7 | Type-74S260 Integrated Circuit | 37-74S200<br>37-74LS174 | | | | | | 19 | Type-74LS253 Integrated Circuit | 37-74LS253 | | <b>111</b> | Type-74LS191 Integrated Circuit | 37-74LS191 | | 2 | Type-74LS174 Integrated Circuit | 37-74LS174 | | 93 | Type-74LS08 Integrated Circuit | 37-74LS08 | | 94 | Type-74LS00 Integrated Circuit | 37-74LS00 | | 25 | Type-74LS174 Integrated Circuit | 137209-001 | | 7 | Type-74LS83 Integrated Circuit | 37-74LS83 | | 9 | Type-74LS195 Integrated Circuit | 37-74LS195 | | P11 | Type-74LS157 Integrated Circuit | 37-74LS157 | | 32 | Type-74LS175 Integrated Circuit | 37-74LS175 | | 3 | Type-74LS32 Integrated Circuit | 37-74LS32 | | 14 | Type-74LS08 Integrated Circuit | 37-74LS08 | | ₹5 | Type-74LS174 Integrated Circuit | 137209-001 | | 16<br>16 | Type-74LS273 Integrated Circuit | 37-74LS273 | | 10<br>R7 | Type-74LS83 Integrated Circuit | 37-74LS273 | | 19 | Type-74LS35 Integrated Circuit | 37-74LS05<br>37-74LS195 | | 144 | • | 07.741.0057 | | R11 | Type-74LS257 Integrated Circuit | 37-74LS257 | | 52 | Type-74LS42 Integrated Circuit | 37-74LS42 | | 3 | Type-74LS74 Integrated Circuit | 37-74LS74 | | 34 | Type-74LS175 Integrated Circuit | 37-74LS175 | | 5 | Type-74153 Integrated Circuit | 37-74153 | | 66 | Type-74LS165 Integrated Circuit | 37-74LS165 | | 69 | Type-74LS253 Integrated Circuit | 37-74LS253 | | 811 | Type-74LS191 Integrated Circuit | 37-74LS191 | | 2, T3 | Type-74LS139 Integrated Circuit | 37-74LS139 | | 4 | Type-74LS74 Integrated Circuit | 37-74LS74 | | 5 | Type-74153 Integrated Circuit | 37-74153 | | 9 | Type-74LS244 Integrated Circuit | 37-74LS244 | | | Type-74LS259 Integrated Circuit | | | esignator<br> | Description | Part No. | |-------------------|---------------------------------------------------------------|--------------------------| | | Resistors | | | R1 | 1 k $\Omega$ , $\pm$ 5%, ¼ W Resistor | 110000-102 | | R2-19 | 10 kΩ, ±5%, ¼ W Resistor | 110000-103 | | R20-R22 | 1 kΩ, ±5%, ¼ W Resistor | 110000-102 | | R23-R38 | 10 k $\Omega$ , $\pm$ 5%, ¼ W Resistor | 110000-103 | | R39 | 1 kΩ, ±5%, ¼ W Resistor | 110000-102 | | R40 | 10 kΩ, $\pm$ 5%, ¼ W Resistor | 110000-103 | | R41, R42 | 27 Ω, $\pm$ 5%, ¼ W Resistor | 110000-270 | | R43, R44 | 10 k $\Omega$ , ±5%, ¼ W Resistor | 110000-103 | | R45 | 27 Ω, ±5%, ¼ W Resistor | 440000 070 | | R46 | 10 k $\Omega$ , $\pm 5\%$ , ¼ W Resistor | 110000-270 | | R47 | $27 \Omega$ , $\pm 5\%$ , ¼ W Resistor | 110000-103 | | 148 | 10 k $\Omega$ , $\pm$ 5%, ¼ W Resistor | 110000-270 | | | 10 1126, ±070, 74 <b>VV</b> 110010101 | 110000-103 | | R49-R57 | 1 kΩ, $\pm$ 5%, ¼ W Resistor | 110000-102 | | R58 | 10 k $\Omega$ , $\pm$ 5%, ¼ W Resistor | 110000-103 | | 159 | 220 Ω, ±5%, ¼ W Resistor | 110000-221 | | 160 | 27 $\Omega$ , $\pm$ 5%, ¼ W Resistor | 110000-270 | | 61, R62 | 10 k $\Omega$ , $\pm$ 5%, ¼ W Resistor | 110000-103 | | 163 | 27 Ω, ±5%, ¼ W Resistor | 110000-100 | | 64, R65 | 1 kΩ, $\pm$ 5%, ¼ W Resistor | 110000-102 | | 66 | 27 $\Omega$ , $\pm$ 5%, $\frac{1}{4}$ W Resistor | 110000-270 | | R67, R68 | 100 kΩ, ±5%, ¼ W Resistor | 440000 404 | | R69, R70 | 4.7 k $\Omega$ , $\pm$ 5%, $\frac{1}{4}$ W Resistor | 110000-104 | | 71-R73 | 100 kΩ, ±5%, ¼ W Resistor | 110000-472 | | 74 | 47 kΩ, $\pm$ 5%, ¼ W Resistor | 110000-104<br>110000-473 | | 75 D76 | 1 kO + 59/ 1/ M/ Designary | | | 175, R76<br>177 | 1 k $\Omega$ , $\pm$ 5%, ¼ W Resistor | 110000-102 | | 78-R81 | 150 Ω, ±5%, ¼ W Resistor | 110000-151 | | 82-R85 | 1 kΩ, $\pm$ 5%, ¼ W Resistor<br>470 Ω, $\pm$ 5%, ¼ W Resistor | 110000-102 | | 02-1103 | 470 x, ±576, 74 W hesistor | 110000-471 | | 86, R87 | 220 Ω, ±5%, ¼ W Resistor | 110000-221 | | 88, R89 | $470 \Omega$ , ±5%, ¼ W Resistor | 110000-471 | | 90-R93 | 1 k $\Omega$ , $\pm$ 5%, ¼ W Resistor | 110000-102 | | 94-R97 | 470 $\Omega$ , $\pm$ 5%, ¼ W Resistor | 110000-471 | | 98-R103 | 1 k $\Omega$ , ±5%, ¼ W Resistor | 110000-102 | | 104-R107 | 470 Ω, ±5%, ¼ W Resistor | 110000-102 | | 108-R111 | 10 kΩ, ±5%, ¼ W Resistor | 110000-471 | | 112 | 1 k $\Omega$ , $\pm$ 5%, ¼ W Resistor | 110000-103 | | 140 | | 1,0000 102 | | 113<br>114 - D117 | 10 kΩ, ±5%, ¼ W Resistor | 110000-103 | | 114-R117<br>118 | 3.3 kΩ, ±5%, ¼ W Resistor | 110000-332 | | 119 | 10 kΩ, ±5%, ¼ W Resistor | 110000-103 | | 113 | 220 Ω, ±5%, ¼ W Resistor | 110000-221 | | 120 | 22 kΩ, ±5%, ¼ W Resistor | 110000-223 | | 121 | 68 kΩ, ±5%, ¼ W Resistor | 110000-683 | | 122 | 220 $\Omega$ , $\pm$ 5%, ¼ W Resistor | 110000-221 | | 123 | 1 kΩ, ±5%, ¼ W Resistor | 110000-102 | | Designator | Description | Part No. | |------------|-------------------------------------------------------------------|--------------------------| | R124 | 3.3 kΩ, ±5%, ¼ W Resistor | 110000-332 | | R125, R126 | 10 k $\Omega$ , $\pm$ 5%, 1/4 W Resistor | 110000-103 | | R127 | 1 k $\Omega$ , $\pm$ 5%, ½ W Resistor | 110001-102 | | R128, R129 | | 110001-102 | | 1120, 1129 | 1 kΩ, $\pm$ 5%, ¼ W Resistor | 110000-102 | | R130 | 4.7 k $\Omega$ , $\pm$ 5%, ¼ W Resistor | 110000-472 | | R131 | 10 k $\Omega$ , $\pm$ 5%, ¼ W Resistor | 110000-103 | | R132 | 22 kΩ, ±5%, ¼ W Resistor | 110000-223 | | R133, R134 | 1 k $\Omega$ , $\pm$ 5%, $\frac{1}{4}$ W Resistor | 110000-102 | | , | | | | 1135 | 2.2 kΩ, ±5%, ¼ W Resistor | 110000-222 | | R136 | 8.2 k $\Omega$ , $\pm$ 5%, 1/4 W Resistor | 110000-822 | | 1137 | 4.7 k $\Omega$ , $\pm 5\%$ , ¼ W Resistor | 110000-472 | | R138-R140 | 1 k $\Omega$ , $\pm 5\%$ , <sup>1</sup> / <sub>4</sub> W Resistor | | | 1130-1140 | I KY, I 3 %, 44 WV Nesistor | 110000-102 | | R141 | 4.7 kΩ, ±5%, ¼ W Resistor | 110000-472 | | 3142 | 10 kΩ, ±5%, ¼ W Resistor | 110000-103 | | R143 | 22 k $\Omega$ , $\pm$ 5%, ¼ W Resistor | 110000-223 | | 1144 | 1 kΩ, $\pm$ 5%, ¼ W Resistor | 110000-102 | | 145-R147 | 100 Ω, ±5%, ¼ W Resistor | 110000-101 | | 1148-R150 | 1 k $\Omega$ , $\pm$ 5%, $\frac{1}{4}$ W Resistor | 110000-102 | | R151 | 4.7 k $\Omega$ , $\pm$ 5%, ¼ W Resistor | 110000-472 | | 152 | 10 kΩ, ±5%, ¼ W Resistor | 110000-103 | | 153 | 22 kΩ, ±5%, ¼ W Resistor | 110000-223 | | R154 | 1 k $\Omega$ , $\pm$ 5%, ¼ W Resistor | 110000-122 | | R155 | $470 \Omega$ , $\pm 5\%$ , $\frac{1}{4}$ W Resistor | 110000-102 | | | | | | 156 | 220 Ω, ±5%, ¼ W Resistor | 110000-221 | | 1157 | 1.5 kΩ, ±5%, ¼ W Resistor | 110000-151 | | R158-R160 | 1 kΩ, ±5%, ¼ W Resistor | 110000-102 | | R161 | 330 $\Omega$ , $\pm 5\%$ , ¼ W Resistor | 110000-331 | | 162 | 470 $\Omega$ , ±5%, ¼ W Resistor | 110000-471 | | 163 | 330 Ω, ±5%, ¼ W Resistor | 110000-331 | | R164 | 10 k $\Omega$ , $\pm$ 5%, $^{1}$ 4 W Resistor | 110000-103 | | | Programmable Read-Only Memories | | | C5 | Programmable Read-Only Memory | 136012-121 | | (8 | Programmable Read-Only Memory | 136012-122 | | 16 | Programmable Read-Only Memory | 136012-123 | | 6 | Programmable Read-Only Memory | 136012-124 | | 7 | Programmable Road Only Memory | | | 7 | Programmable Read-Only Memory Programmable Read-Only Memory | 136012-125<br>136012-126 | | | For -11 version only | 1333.2 120 | | 2 | Type-6502A Microprocessor | 00 6042 | | | Type-6502A Microprocessor | 90-6013 | | 3/C3 | Audio I/O N-Channel MOS/LSI Custom Chip | C012294-01 | | C/D3 | Audio I/O N-Channel MOS/LSI Custom Chip | C012294-01 | | 1 | Type-137184-001 Programmable Read-Only Memory | 136012-216 | | esignator<br> | Description | Part No. | |---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------| | /L1 | Type-137184-001 Programmable Read-Only Memory | 100010 015 | | /M1 | Type-137184-001 Programmable Read-Only Memory | 136012-215 | | 2 | 4 μs, 64 x 8, Tri-State Electrically Alterable Read-Only Memory | 136012-214 | | _<br>/N8 | Type-137184-001 Programmable Read-Only Memory | 137161-001 | | | rype-137 104-001 Flogrammable Read-Only Memory | 136012-118 | | 1 | Type-137184-001 Programmable Read-Only Memory | 136012-213 | | 8 | Type-137184-001 Programmable Read-Only Memory | | | 'R1 | Type-137184-001 Programmable Read-Only Memory | 136012-120 | | S1 | Type-137184-001 Programmable Read-Only Memory | 136012-212<br>136012-211 | | S8 | Type-137184-001 Programmable Read-Only Memory | 136012-117 | | 1 | Type-137184-001 Programmable Read-Only Memory | 136012-228 | | 1 | Type-137184-001 Programmable Read-Only Memory | 136012-119 | | | For -21 version only | | | 2<br>C3 | Type-6502A Microprocessor | 90-6013 | | | Audio I/O N-Channel MOS/LSI Custom Chip | C012294-01 | | /D3 | Audio I/O N-Channel MOS/LSI Custom Chip | C012294-01 | | | Type-137171-001 Electrically Programmable Read-Only Memory | 136012-206 | | 'L1<br>M1 | Type-137171-001 Electrically Programmable Read-Only Memory | 136012-205 | | 2 | Type-137171-001 Electrically Programmable Read-Only Memory | 136012-204 | | | 4 μSec, 64 x 8, Tri-State Electrically Alterable Read-Only Memory | 137161-001 | | /N8 | lype-13/1/1-001 Electrically Programmable Read-Only Memory | 136012-108 | | 1<br>3 · | Type-137171-001 Electrically Programmable Read-Only Memory | 136012-203 | | ,<br>R1 | Type-137171-001 Electrically Programmable Read-Only Memory | 136012-110 | | S1 | Type-137171-001 Electrically Programmable Read-Only Memory | 136012-202 | | | Type-137171-001 Electrically Programmable Read-Only Memory | 136012-201 | | S8 | Type-137171-001 Electrically Programmable Read-Only Memory | 136012-107 | | <b>;</b> | Type-137171-001 Electrically Programmable Read-Only Memory | 136012-200 | | | Type-137171-001 Electrically Programmable Read-Only Memory | 136012-109 | | | For -31 version only | | | :<br>C3 | Type-6502A Microprocessor<br>Audio I/O N-Channel MOS/LSI Custom Chip | 90-6013 | | D3 | Audio I/O N-Channel MOS/LSI Custom Chip | C012294-01 | | 50 | Type-137171-001 Flectrically Programmable Book College | C012294-01 | | | Type-137171-001 Electrically Programmable Read-Only Memory | 136012-206 | | L1 | Type-137171-001 Electrically Programmable Read-Only Memory | 100040.005 | | <b>M</b> 1 | Type-137171-001 Electrically Programmable Read-Only Memory | 136012-205 | | 2 | 4 μs, 64 x 8, Tri-State Electrically Alterable Read-Only Memory | 136012-204 | | N8 | Type-137171-001 Electrically Programmable Read-Only Memory | 137161-001 | | | • | 136012-118 | | | Type-137171-001 Electrically Programmable Read-Only Memory Type-137171-001 Electrically Programmable Read-Only Memory | 136012-203 | | ₹1 | Type-137171-001 Electrically Programmable Read-Only Memory | 136012-120 | | | Type-137171-001 Electrically Programmable Read-Only Memory | 136012-202 | | | Type-137171-001 Electrically Programmable Read-Only Memory | 136012-201 | | S1 | | | | | Type-137171-001 Electrically Programmable Read-Only Memory | 136012-117 | | S1 | Type-137171-001 Electrically Programmable Read-Only Memory<br>Type-137171-001 Electrically Programmable Read-Only Memory<br>Type-137171-001 Electrically Programmable Read-Only Memory | 136012-117<br>136012-200 | | Designator | Description | Part No. | |-------------------|-------------------------------------------------------------|--------------------------| | | Random-Access Memories | | | E10 | Random-Access Memory | 100017-001 | | F10 | Random-Access Memory | 100017-001 | | H10 | Random-Access Memory | 100017-001 | | J10 | Random-Access Memory | 100017-001 | | | B 4 4 4 4 | 100017.001 | | K10 | Random-Access Memory | 100017-001<br>100017-001 | | _10 | Random-Access Memory | 100017-001 | | M10 | Random-Access Memory | 100017-001 | | N10 | Random-Access Memory | 100017-001 | | P10 | Random-Access Memory | 100017-001 | | R10 | Random-Access Memory | 100017-001 | | S10 | Random-Access Memory | 100017-001 | | T10 | Random-Access Memory | 100017-001 | | | Sockets | | | | | | | B/C3 | 40-Contact Medium-Insertion-Force Integrated Circuit Socket | 79-42C40 | | C2 | 40-Contact Medium-Insertion-Force Integrated Circuit Socket | 79-42C40 | | C/D3 | 40-Contact Medium-Insertion-Force Integrated Circuit Socket | 79-42C40 | | J1 | 24-Contact Medium-Insertion-Force Integrated Circuit Socket | 79-42C24 | | K/L1 | 24-Contact Medium-Insertion-Force Integrated Circuit Socket | 79-42C24 | | L/M1 | 24-Contact Medium-Insertion-Force Integrated Circuit Socket | 79-42C24 | | M2 | 22-Contact Medium-Insertion-Force Integrated Circuit Socket | 79-42C22 | | M/N8 | 24-Contact Medium-Insertion-Force Integrated Circuit Socket | 79-42C24 | | | | 70.40004 | | N1 | 24-Contact Medium-Insertion-Force Integrated Circuit Socket | 79-42C24 | | P8 | 24-Contact Medium-Insertion-Force Integrated Circuit Socket | 79-42C24 | | P/R1 | 24-Contact Medium-Insertion-Force Integrated Circuit Socket | 79-42C24 | | R/S1 | 24-Contact Medium-Insertion-Force Integrated Circuit Socket | 79-42C24 | | R/S8 | 24-Contact Medium-Insertion-Force Integrated Circuit Socket | 79-42C24 | | T1 | 24-Contact Medium-Insertion-Force Integrated Circuit Socket | 79-42C24 | | T8 | 24-Contact Medium-Insertion-Force Integrated Circuit Socket | 79-42C24 | | | Switches | | | | | | | A4 | 8-Station, SPST, Dual-Inline-Package Switch | 66-118P1T | | D4 | 8-Station, SPST, Dual-Inline-Package Switch | 66-118P1T | | T12 | 4-Station, SPST, Dual-Inline-Package Switch | 66-114P1T | | | Transistors | | | Q1 | Type-2N3904 NPN 60 V, 1W Transistor | 34-2N3904 | | Q2, Q3 | Type-2N6044 Darlington NPN, 80 V, 8 A Transistor | 34-2N6044 | | <del>بد</del> , س | Type-2N3904 NPN 60 V, 1W Transistor | 34-2N3904 | | Ω4 | | | | Q4<br>Q5 | Type-2N3906 PNP 40 V, 1W Transistor | 33-2N3906 | | Designator<br>————— | Description | Part No. | | | | | |---------------------|----------------------------------------------------------------------------------------------|------------|--|--|--|--| | Q6 | Type-2N3904 NPN 60 V, 1W Transistor | 34-2N3904 | | | | | | Q7 | Type-2N3906 PNP 40 V. 1W Transistor | 33-2N3906 | | | | | | Q8 | Type-2N3904 NPN 60 V, 1W Transistor | 34-2N3904 | | | | | | Q9 | Type-2N3906 PNP 40 V, 1W Transistor | 33-2N3906 | | | | | | Q10, Q11 | Type-2N3904 NPN 60 V, 1W Transistor | | | | | | | | Miscellaneous | | | | | | | | Test Point Acceptable substitute is part no. 020670-01 | 179051-002 | | | | | | Q2, Q3 | Nylon Snap-In Fastener | 81-4302 | | | | | | .1 | 100 μH, ± 10%, Hot-Molded Plastic Fixed R.F. Choke Acceptable substitute is part no. 41-3003 | 141002-001 | | | | | | /1 | 20.00 MHz Crystal | 144000-003 | | | | | NOTICE TO ALL PERSONS RECEIVING THIS DRAWING CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, or right to reproduce this drawing is granted or the subject matter thereof unless by written agreement with or written permission from the corporation Figure 3-13 Regulator/Audio II PCB Assembly A035435-02 G ### Regulator/Audio II PCB Assembly Parts List | Designator | Description | Part No. | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | | Capacitors | | | C1 | 470 μF, 25 V, Aluminum Electrolytic Fixed Axial-Lead Capacitor | 24-250477 | | C2 | 0.001 μF, 50 V, Ceramic-Disc Axial-Lead Capacitor | | | C3 | 0.1 μF, 50 V, Ceramic-Disc Axial-Lead Capacitor | 122002-102 | | C4 | 470 μF, 25 V, Aluminum Electrolytic Fixed Axial-Lead Capacitor | 29-088 | | | And pri, 20 V, Aluminum Electrolytic Fixed Axial-Lead Capacitor | 24-250477 | | D5 | 0.01 μF, 25 V Minimum, Ceramic-Disc Axial-Lead Capacitor Acceptable substitute is part no. 122005-103 | 100015-103 | | 26 | 0.22 μF, 25 V, Ceramic-Disc Axial-Lead Capacitor | 122004-224 | | C7 | 0.001 μF, 50 V, Ceramic-Disc Axial-Lead Capacitor | | | 28 | 0.22 μF, 25 V, Ceramic-Disc Axial-Lead Capacitor | 122002-102 | | | 5.12 p. , 25 v, Solidino Bibo Axial-Lead Capacitor | 122004-224 | | C9, C10 | 3300 μF, 35 V, Aluminum Electrolytic Fixed Axial-Lead Capacitor | 24-350338 | | C11 | 0.1 μF, 50 V, Ceramic-Disc Axial-Lead Capacitor | 29-088 | | C12 | 470 μF, 25 V, Aluminum Electrolytic Fixed Axial-Lead Capacitor | 24-250477 | | :13 | 1000 μF, 25 V, Aluminum Electrolytic Fixed Axial-Lead Capacitor | 24-250477 | | | | 24-250 100 | | C14 | 0.01 μF, 25 V Minimum, Ceramic-Disc Axial-Lead Capacitor Acceptable substitute<br>is part no. 122005-103 | 100015-103 | | 215 | 0.22 μF, 25 V, Ceramic-Disc Axial-Lead Capacitor | 122004-224 | | :16 | 0.001 μF, 50 V, Ceramic-Disc Axial-Lead Capacitor | 122002-102 | | :17 | 0.22 μF, 25 V, Ceramic-Disc Axial-Lead Capacitor | 122004-224 | | | | 122004-224 | | C18, C19 | 2200 JE 25 V Aluminum Floritudia Filip I A 1 I I I I A | | | | 3300 μF, 35 V, Aluminum Electrolytic Fixed Axial-Lead Capacitor | 24-350338 | | 20, C21 | 0.1 μF, 50 V, Ceramic-Disc Axial-Lead Capacitor | 29-088 | | 22, C23 | 1 μF, 50 V, Aluminum Electrolytic Fixed Axial-Lead Capacitor | 24-500105 | | 24 ' | 22 μF, 35 V, Aluminum Electrolytic Fixed Axial-Lead Capacitor | 24-350226 | | 31 | 22 μF, 35 V, Aluminum Electrolytic Fixed Axial-Lead Capacitor | 24-350226 | | | | | | | Diodes | | | CR1 | Type-1N4002, 1 A, 100 V Silicon Rectifier Diode | 31-1N4002 | | R4 | Type-1N4002, 1 A, 100 V Silicon Rectifier Diode | 31-1N4002 | | R5-CR8 | Type-1N5401, 3 A, 100 V Silicon Rectifier Diode | 31-1N5401 | | | The same of sa | 31-1113401 | | | Integrated Circuits | | | )1 | Type-LM305, 5 V, Linear Voltage Regulator | 27-I M20E | | 25 | Type-TDA2002A, 8 W, Linear Audio Amplifier Integrated Circuit | 37-LM305 | | 17 | Type-TDA2002A, 8 W, Linear Audio Amplifier Integrated Circuit | 137151-002 | | 8 | Type-7812 + 12 V Voltage Regulator | 137151-002 | | 9 | Type-7812, + 12 V, Voltage Regulator | 37-7812 | | 9 | Type-7905, -5 V, Voltage Regulator | 37-7905 | | | Resistors | | | 1 | 270 O + 59/ 1/ W Posistor | | | | $270 \Omega$ , $\pm 5\%$ , ¼ W Resistor | 110000-271 | | 3 | 33 $\Omega$ , $\pm$ 5%, $\frac{1}{4}$ W Resistor | 110000-330 | | 4 | $100 \Omega$ , $\pm 5\%$ , ¼ W Resistor | 110000-101 | | 5 | 2.7 $\Omega$ , ±5%, 1 W Resistor | 110009-027 | | | | | | | (Continued on next page) | | ### Regulator/Audio II PCB Assembly Parts List, continued | Designator | Description | Part No. | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------| | R6 | 3.9 kΩ, ±5%, ¼ W Resistor | 110000 202 | | R7 | 7.5 k $\Omega$ , $\pm$ 5%, $\frac{1}{4}$ W Resistor | 110000-392<br>110000-752 | | ₹8 | 1 kΩ Vertical PCB-Mounting Cermet Potentiometer | 19-315102 | | | part no. 119002-102 | 10 0 10 102 | | R9 | 220 Ω, ±5%, ½ W Resistor | 110001-221 | | 110 | 1 Ω, ±5%, ¼ W Resistor | 110000-010 | | R11 | 10 $\Omega$ , $\pm$ 5%, ¼ W Resistor | 110000-100 | | 112 | 100 Ω, ±5%, ¼ W Resistor | 110000-101 | | 113, R14 | 10 kΩ, ±5%, ¼ W Resistor | 110000-103 | | 119 | 1 Ω, ±5%, ¼ W Resistor | 110000-010 | | 20 | 10 Ω, ±5%, ¼ W Resistor | 110000-100 | | 121 | 220 Ω, ±5%, ½ W Resistor | 110001-221 | | 22 | 100 $\Omega$ , $\pm 5\%$ , ¼ W Resistor | 110000-101 | | 24 | $0.1 \Omega$ , $\pm 3\%$ , 7 W Wirewound Resistor | 19-100P1015 | | 25 | 4 Ω, ±5%, 5 W Wirewound Resistor | 116001-040 | | 27, R28 | 1 kΩ, ±5%, ¼ W Resistor | 110000-102 | | 29, R30 | 10 $\Omega$ , $\pm 5\%$ , $\frac{1}{4}$ W Resistor | 110000-100 | | 31 | 22 Ω, ±5%, 10 W Wirewound Resistor | 116000-220 | | 32, R33 | 5.6 k $\Omega$ , $\pm$ 5%, ¼ W Resistor | 110000-562 | | | Transistors | | | 2 | Type-TIP32 PNP Power Transistor | 33-TIP32 | | 3 | Type-2N3055 NPN Silicon Transistor | 34-2N3055 | | | Mechanical Parts | | | 6 | 6-Position Connector Receptacle | 70 50000 | | 7 | 9-Position Connector Receptable | 79-58306 | | 3 | 4-Position Connector Receptable | 79-58308 | | ě | 6-Position Connector Receptacle | 79-58354 | | | | 79-58306 | | 10 | 12-Position Connector Receptacle | 79-58346 | | 3 | #6-32 x ½-Inch Cross-Recessed Pan-Head Corrosion-Resistant Steel Machine Screw | | | 5<br>8 | #6-32 x ¼-Inch Binder-Head Nylon Screw | 75-F60405 | | U | #6 x %-Inch Cross-Recessed Pan-Head Thread-Forming Type-AB Zinc-Plated-Steel Screw | 72-6606S | | | Heat Sink | 024524 04 | | | Test Point Acceptable substitute is part no. 020670-01 | 034531-01 | | | 100 Communication of the contract contr | 179051-001 | ### H. Power Supply Assembly Figure 3-14 Power Supply Assembly A037671-01 and -02 C #### Power Supply Assembly Parts List | Part No. | Description | |-------------|----------------------------------------------------------------------------------------------------| | A021084-01 | Voltage Plug for 100 V (90-110 VAC) (violet wire color—plugs into J3) | | A021084-02 | Voltage Plug for 120 V (105-135 VAC) (yellow wire color—plugs into J3)* | | A021084-04 | Voltage Plug for 220 V (200-240 VAC) (blue wire color—plugs into J3) | | A021084-05 | Voltage Plug for 240 V (220–260 VAC) (brown wire color—plugs into J3) | | A034629-01 | AC Harness Assembly (J4A) | | A034630-01 | RFI Filter Assembly (FL1—designation not marked) | | A035888-01 | Transformer Assembly (T1—designation covered) (Acceptable substitute is part no. A035888-02) | | A035890-01 | Power Harness Assembly (J2) | | A035891-02 | Fuse Harness Assembly (F2-F6) | | 29-053 | 27,000 μF, 15 VDC Electrolytic Capacitor (C1) | | 3A-MDA3501 | Type-MDA 3501 Bridge Rectifier (CR1) | | 46-2014002 | 4 A, 250 V, 3AG Slow-Blow Glass Cartridge-Type Fuse (F2, F4-F6) | | 46-2017002 | 7 A, 250 V, 3AG Slow-Blow Glass Cartridge-Type Fuse (F1) | | 46-301203 | 20 A, 32 V, 3AG Slow-Blow Glass Cartridge-TypeFuse (F3) | | 78-2708 | Nylon Type 6/6 Hole Bushing with %Inch Inside Diameter x %I-Inch Outside Diameter x 1/4-Inch Thick | | 78-70501SC | 2-Inch Diameter Capacitor Mounting Bracket (C1) | | 79-15021001 | 2-Circuit Single-Row Terminal Block (located under F4) | | 79-3206 | 5-Position 3AG Fuse Block with 1/4-Inch Quick-Disconnect Terminals (F2-F6) | | 79-4411001 | Panel-Mounting Non-Indicating 3AG Cartridge-Type Fuse Post (F1) | | )34482-02 | Power Supply Chassis Base | | 034544-01 | Fuse Block Cover (F2-F6) | | 037243-01 | Metal Base Plate (not shown in illustration) | | 37639-01 | Label for Fuse Value (F1) | | 037641-01 | Label for Fuse Values (F2-F6) | | | | <sup>\*</sup>This is the only plug provided on the North American power supply. #### - NOTE - A037671-01 power supply assembly has the 120 V plug. A037671-02 has the 100 V, 220 V, and 240 V plugs. A037671-03 has the 220 V and 240 V plugs. # Glossary of Terms # Glossary of Terms AC Alternating current; from zero it rises to a maximum positive level, then passes through zero again to a maximum negative level. ACTIVE STATE The true state of a signal. For ex- ample: The active state for START is low. ADDRESS A value that identifies a specific location of data in memory; normally expressed in hexadecimal notation. ANALOG Measurable in an absolute quanti- ty (as opposed to on or off). Examples of analog devices are volume controls, light dimmers, and stereo amplifiers. ANODE The positive (arrow) end of a diode. **AMPLIFIER** A device used to increase the strength of an applied signal. эмэм дох эм эгрүмээ элдлин The maximum instantaneous value of a waveform pulse from zero. ASTABLE Having no normal state. An astable device will free-run or oscillate as long as operating voltage is applied. The oscillation frequency is usually controlled by external circuitry. **AUXILIARY COIN SWITCH** **AMPLITUDE** A momentary-contact pushbutton switch with a black cap. It is lo- cated on the utility panel. The auxiliary coin switch adds credits to the game without activating the coin counter. BEZEL A cut, formed, or machined reten- tion device, such as the conical device used to mount a pushbutton switch to a control panel, or the formed device used to frame the video display screen. BIDIRECTIONAL Able to send or receive data on the same line (e.g., the data bus of a microprocessor). BINARY A number system that expresses all values by using the two digits 0 and 1. BIT A binary digit; expressed as a 1 or a 0. BLANKING Turning off the beam on a cathode-ray tube during retrace. **BLOCK DIAGRAM** A drawing in which functional circuitry units are represented by blocks. Very useful during initial troubleshooting. BUFFER 1. An isolating circuit designed to eliminate the reaction of a driven circuit on the circuits driving it (e.g., a buffer am- plifier). 2. A device used to supply addi- tional drive capability. BUS An electrical path over which in- formation is transferred from any of several sources to any of sever- al destinations. **CAPACITOR** A device capable of storing elec- trical energy. A capacitor blocks the flow of DC current while al- lowing AC current to pass. **CATHODE** The negative end of a diode. CHIP An integrated circuit comprising many circuits on a single wafer slice. CLOCK A repetitive timing signal for syn- chronizing system functions. **COINCIDENCE** Occurring at the same time. COIN COUNTER A 6-digit electro-mechanical device that counts the coins in- serted in the coin mechanism(s). COIN MECHANISM A device on the inside of the coin door that inspects the coin to determine if the correct coin has been inserted. Liberator<sup>TM</sup> Glossary COMPLEMENTARY Having opposite states, such as the outputs of a flip-flop. **COMPOSITE SYNC** Horizontal and vertical synchronization pulses that are bused together into a single signal. This signal provides the timing necessary to keep the display in synchronization with the game circuitry. **COMPOSITE VIDEO** Complete video signal from the game system to drive the display circuitry, usually comprising H SYNC, V SYNC, and the video. **CREDIT** One play for one person based on the game switch settings. **CRT** Cathode-ray tube. DATA General term for the numbers, let- ters, and symbols that serve as in- put for device processing. **DARLINGTON** A two-transistor amplifier that provides extremely high gain. DC Direct current, meaning current flowing in one direction and of a fixed value. **DEFLECTION YOKE** Electromagnetic coils around the neck of a cathode-ray tube. One set of coils deflects the electron beam horizontally, and the other set deflects the beam vertically. **DIAGNOSTICS** A programmed routine for checking circuitry. For example: The self-test is a diagnostic routine. DIODE A semiconductor device that con- ducts in only one direction. DISCRETE Non-integrated components, such as resistors, capacitors, and transistors. DMA Direct memory access. DMA is a process of accessing memory by bypassing the microprocessor logic. DMA is normally used for transferring data between the input/output ports and memory. **DOWN TIME** The period during which a game is malfunctioning or not operating correctly due to machine failure. LOGIC STATE The binary (1 or 0) value at the node of a logic element or integrated circuit during a particular time. Also called the logic level. The figures below show the voltage levels corresponding to the logic states (levels) in a TTL sys- tem. LOGIC 0, LOW {0 VDC to + 0.8 VDC} GREY AREA (TRI- { +0.8 VDC to +2.4 VDC} STATE LEVEL) LOGIC 1, HIGH { + 2.4 VDC to +5 VDC} **MULTIPLEXER** A device that takes several lowspeed inputs and combines them into one high-speed data stream for simultaneous transmission on a single line. NMI Non-maskable interrupt. NMI is a request for service by the microprocessor from external logic. The microprocessor cannot ig- nore this interrupt request. **PAGE** A subsection of memory. A read- only memory device (see ROM) is broken into discrete blocks of data. These blocks are called pages. Each block has X number of bytes. **PCB** The abbreviation for printed- circuit board. **PHOTOTRANSISTOR** A transistor that is activated by an external light source. **POTENTIOMETER** A resistor that has a continuously moving contact which is generally mounted on a moving shaft. Used chiefly as a voltage divider. Also called a POT (slang). 2. An instrument for measuring a voltage by balancing it against a known voltage. RAM Random-access memory. A device for the temporary storage of data. Liberator<sup>TM</sup> Glossary #### **RASTER-SCAN DISPLAY** A display system whereby images are displayed by continuously scanning the cathode-ray tube horizontally and vertically with an electron beam. The display system controls the intensity of the electron beam. **RETRACE** In a raster-scan display, retrace is the time during which the cathode-ray tube electron beam is resetting either from right to left or from bottom to top. RESISTOR A device designed to have a definite amount of resistance. Used in circuits to limit current flow or to provide a voltage drop. **ROM** Read-only memory. A device for the permanent storage of data. #### SIGNATURE ANALYSIS A process of isolating digital logic faults at the component level by means of special test equipment called signature analyzers. Basically, signature analyzers (e.g., the ATARI® CAT Box) convert lengthy bit streams into four digit hexadecimal signatures. The signature read by the analyzer at each circuit node is then compared with the known good signature for that node. This process continues until a fault is located. #### **TROUBLESHOOT** The process of locating and repairing a fault. **VECTOR** A line segment drawn between specific X and Y coordinates on a cathode-ray tube. WATCHDOG A counter circuit designed to protect the microprocessor from self-destruction if a program malfunction occurs. If a malfunction does occur, the counter applies continuous pulses to the reset line of the microprocessor, which causes the microprocessor to keep resetting. X-Y DISPLAY A display system whereby images are displayed with vectors. **ZENER DIODE** A special diode used as a requlator. Its main characteristic is breaking down at a specified reverse-bias (Zener) voltage. #### **Table of Contents** Sheet 1A Sheet 1B **Table of Contents** Liberator Main Wiring Diagram (038726-01A) | Sheet 2A | Regulator/Audio II PCB Schematic Diagram (A035435-02F), Color Raster Power Supply Wiring Diagram (037669-01C) | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Sheet 2B | Coin-Door Wiring Diagram (A037542-01D), Utility Panel Wiring Diagram (A038004-01E), Fluorescent Light Wiring Diagram (035833-01A), Coupler PCB Schematic (A035220-02C) | | | Game PCB Schematics (038068-XXA), Sheets 3A—9A | | Sheet 3A | Memory Map and Schematic Notes | | Sheet 3B | Power Input, Clock, Power-On Reset, Watchdog | | Sheet 4A | Test Connector, Microprocessor, Address Decoders | | Sheet 4B | Program Memory, Bit Map Address Decoders, Write Protection, Refresh | | Sheet 5A | EAROM and -28 Volt Supply | | Sheet 5B | Vertical and Horizontal Sync Chains | | Sheet 6A | Bit Map Address Multiplexers, Bit Map Decoders, Bit Map Data Multiplexers, Bit Map Memory | | Sheet 6B | Bit Map Data Buffers, Bit Map Shift Registers, Load Raster Control Latch, Planet Picture Memory, Planet Control, Planet ROM Address Generator | | Sheet 7A | Longitude Scaling, Latitude Scaling, Multiply Clock, Multiplier | | Sheet 7B | Line Buffer Address Controller, Base RAM, Line Buffer, Valid Segment Detector | | Sheet 8A | Display Counter and Comparator, Color Memory | | Sheet 8B | Color Output, Coin Counter and LED Output, Audio Output | | Sheet 9A | Trak-Ball <sup>™</sup> Input, Coin Door and Control Panel Input | | Sheet 9B—<br>11B | Liberator PCB Signal Name Descriptions | | Sheet 12A—<br>13B | Liberator PCB Troubleshooting Procedures | | Sheet 14A | Matsushita Color Raster Display Schematic (139003-1004) | | Sheet 14B | Wells-Gardner Color Raster Display Schematic (92-055) | | Sheet 15A | Electrohome Color Raster Display Schematic (92-049) | # Schematic Package Supplement to TM # LIBERATOR Operation, Maintenance, and Service Manual 10L © ATARI, INC., 1982 SP-209 Sheet 1A 1st Printing NOTICE TO ALL PERSONS RECEIVING THIS DRAWING CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation. #### Liberator<sup>™</sup> Game Wiring Interfaces © ATARI INC., 1962 Warner Communications Company SP-209 Sheet 2B 1st Printing #### **MEMORY MAP** | HEXA-<br>DECIMAL<br>ADDRESS | A15 | A14 | A13 | B_A12 | 2 A11 | A10 | | | IESS<br>A7 | | | <b>A4</b> | А3 | <b>A2</b> | <b>A</b> 1 | A0 | R/W | D7 | D6 | | DATA<br>D4 | | | D1 | D0 | FUNCTION | |--------------------------------------------------------------|------------------|-----------------------|------------------|-----------------------|----------------------------|-----------------------|-----------------------|-------------|-------------|-------------|-------------|-------------|-------------|---------------------------------|---------------------------------|---------------------------------|----------------------|-------------|-------------|-------------|---------------|-------------|-------------|-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0000<br>0001<br>0002 | 0 0 | 0<br>0<br>0 0<br>0<br>1 | 0<br>1<br>0 | | D<br>D<br>D | D<br>D | D<br>D<br>D | D<br>D | D<br>D | D<br>D | D<br>D | D<br>D | XCOORD<br>YCOORD<br>BIT MODE DATA | | 0003-033F<br>0340-303F<br>3D40-3FFF | 0 | 0 | Α | Α | Α | Α | A | Α | A | Α | A | Α | A | Α | Α | Α | | D | D | D | D | D | D | D | D | WORKING RAM<br>SCREEN RAM<br>WORKING RAM | | 4000 | 0 | 1 | 0 | 0 | 0 | | | | | _ | | | | | | | R | D | D | D | D | D | D | D | D | EARD | | 5000 | 0 | 1 | 0 | 1 | 0 | | | | | | | | | | | 0 | R | D<br>D | D | D<br>D | D<br>D | D<br>D | D<br>D | D<br>D | D | COIN AUX (CTRLD SET LOW) COIN LEFT (CTRLD SET LOW) COIN RIGHT (CTRLD SET LOW) SLAM (CTRLD SET LOW) SPARE (CTRLD SET LOW) SPARE (CTRLD SET LOW) COCKTAIL (CTRLD SET LOW) SELF-TEST (CTRLD SET LOW) HDIR (CTRLD SET HIGH) VDIR (CTRLD SET HIGH) | | 5001 | 0 | 1 | 0 | 1 | 0 | | | | | | | | | | | 1 | R | D | D | D | D | D | D | D | D | SHIELD 2<br>SHIELD 1<br>FIRE 2<br>FIRE 1<br>SPARE<br>START 2<br>START 1<br>VBLANK | | 6000-6000F<br>6200-621F<br>6400<br>6600<br>6800<br>6A00 | 00000 | 1<br>1<br>1<br>1<br>1 | 1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>1<br>1 | 0<br>0<br>1<br>1<br>0 | 0<br>1<br>0<br>1<br>0 | | | | | | A | A | A | A | <b>\$</b> \$\$\$\$\$ | D<br>D | D<br>D | D<br>D | D.<br>D | D<br>D<br>D | D<br>D<br>D | D<br>D<br>D | 0 0 0 | BASRAM<br>COLORAM<br>INTACK<br>EARCON<br>STARTLG<br>WDOG | | 6C00<br>6C01<br>6C02<br>6C03<br>6C04<br>6C05<br>6C06<br>6C07 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | | | | | | | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1 | 0<br>1<br>0<br>1<br>0<br>1<br>0 | 8888888 | | | | D D D D D D D | | | | | START LED 1 START LED 2 TBSWP SPARE CTRLD COINCNTRR COINCNTRL PLANET | | 6E00-6E3F<br>7000-701F<br>7800-781F<br>8000-EFFF | 0<br>0<br>0<br>1 | 1<br>1<br>1<br>A | 1<br>1<br>1<br>A | 0<br>1<br>1<br>A | 1<br>0<br>1<br>A | 1<br>A | 1<br>A | Α | Α | Α | Α | Α | A<br>A<br>A | A<br>A<br>A | A<br>A<br>A | A<br>A<br>A | W<br>R | D D D | D<br>D<br>D | D<br>D<br>D | D<br>D<br>D | D D D | D D D | D D D | D D D D | EARWR<br>IOS2<br>IOS1<br>ROM | #### **Schematic Reference Designators and Symbols** Logic symbols depict the logic function performed by that particular device and may differ from the manufacturer's data. | REFERENC | E DESIGNATORS: | | | WIRE COLO | DRS: | |-------------------|-----------------------------------------------------------------------------------|--------------------|-------------------|----------------------|---------------------------------------------------------------------| | C<br>CR<br>F<br>J | Capacitor<br>Diode, signal or re<br>Fuse<br>Connector | ectifier | | R<br>GN<br>Y<br>W | Red<br>Green<br>Yellow<br>White | | L<br>LS<br>P<br>Q | Inductor, fixed or s<br>Speaker<br>Connector<br>Transistor or silico<br>rectifier | | | BU<br>BN<br>BK<br>OR | Blue<br>Brown<br>Black<br>Orange | | R<br>S<br>T<br>TP | Resistor, fixed or v<br>Switch<br>Transformer<br>Twisted wire pair | variable | | V<br>GY | Violet<br>Gray | | VR<br>Y | Voltage regulator<br>Crystal | | | | | | Electrical co | mponents shown o | n the schematic di | agrams are in the | following un | ,<br>its unless otherwise | | Resistors = | = microfarads (μf)<br>= ohms (Ω)<br>= microhenrys (μh) | | | | | | SYMBOLS: | , | | | | | | | Ť | Ground | | PCB edge co | onnector pad | | | | Test Point | 0 | PCB test co | nnector pad | | | | | CON<br>ten i | IFIDENTIAL: Reprodi | RSONS RECEIVING THIS DRAWING uction forbidden without the specific. | NOTICE TO ALL PERSONS RECEIVING THIS DRAWING CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation. Liberator<sup>™</sup> Memory Map and Schematic Notes SP-209 Sheet 3A 1st Printing NOTICE TO ALL PERSONS RECEIVING THIS DRAWING CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation. # Liberator<sup>™</sup> PCB Schematic Diagram © ATARI INC., 1982 W A Warner Communications Company SP-209 Sheet 8B 1st Printing # **Description of Liberator PCB Signal Names** ### A0-A15 Address bits on Microprocessor Address Bus lines A0–A15 are software-generated by Microprocessor C2. When BITMD is low, A0–A13 are applied through buffers B1 and E1 to produce the bits on AB0–AB13. ### AB0-AB13, AB11 Address bits on Buffered Microprocessor Address Bus lines AB0-AB13 are software-generated either by Microprocessor C2 or by Bit Map Decoders H1 and F1. When BITMD is low, bits AB0-AB13 are generated via buffers B1 and E1. When BITMD is high and BITMD is low, Bit Map Decoders H1 and F1 generate the bits on lines AB0-AB13. In the Address Decoders circuit, bits on lines AB12 and AB13 are the input signals for decoders T2, T3, and E4; and bits on lines AB9-AB11 are input signals for decoder S2. Lines AB0-AB11 carry the addresses for the Program Memories. AB11 is inverted by gate F4 to produce AB11. AB11 is a control bit for custom audio chip B/C3 in the Audio Output circuit. AB11 is a control bit for custom audio chip C/D3 in the Audio Output circuit. The Bit Map Address Multiplexers use the bits on lines AB0-AB13, together with those on 1V-128V and 4H-128H, to produce the address bits for the Bit Map Memories. The Bit Map Memory address bits are software-generated by Bit Map Address Multiplexers L9, K9, J9, and H9. When 2H and BMASEL are both low, these address bits are derived from the bits on 2V-128V. When 2H is low and BMASEL is high, the address bits are derived from 4H-128H and 1V. When 2H is high and BMASEL is low, these address bits are derived from AB7-AB13. When both 2H and BMASEL are high, these address bits are from AB0-AB6. The Base RAM circuit uses the bits on lines AB0-AB3, together with those on 8V-128V, to produce address bits A1-A4 for Base RAM I 5 The Color Memory circuit uses the bits on lines AB0-AB3, together with those on PLAVID0-PLAVID3 and BIT0-BIT2, to produce the address bits for the Color Memories. In addition, the bit on AB4 is gated with COLORAM by gate F5 to produce the chip select signals for the Color Memories. The EAROM circuit uses the bits on lines AB0-AB5 to produce the address bits for EAROM M2. ### **AUDIO1-AUDIO2** The Audio 1 and Audio 2 signals are game PCB output signals that are generated by custom audio chips B/C3 and C/D3 of the Audio Output circuit. AUDIO1 is the inverse of AUDIO2. These signals are applied to the Audio/Regulator II PCB to ultimately drive speakers 1 and 2. ### BASRAM The Base RAM Enable signal is software-generated at pin 1 of Address Decoder S2 during addresses 0003 through 033F. BASRAM is the select signal for the Base RAM circuit. ### BITO-BIT2 The Pixel Bits on lines BIT0-BIT2 are generated from the Bit Map Shift Registers. When LDRAST is high and the Bit Map Shift Registers receive the next clock pulse, BIT0 is generated at pin 12 of R9 from the data bits on DRAM0-DRAM3; BIT1 is generated at pin 12 of P9 from the data bits on DRAM4-DRAM7; and BIT2 is generated at pin 12 of M9 from the data bits on DRAM8-DRAM11. BIT0-BIT2 are used by the Color Memory circuit to produce the address for the Color Memories. ### BITMD The Bit Mode Enable signal is software-generated at pin 6 of Bit Map Address Decoder E4 during address 0002. BITMD is the output control signal for Bit Map Decoders H1 and F1. When BITMD goes low, the data bits latched by H1 and F1 from DB0-DB7 on the last positive-going transitions of XCOORD and YCOORD, are placed on lines AB0-AB13 and PIX0-PIX1. ### BITMD The Bit Mode Disable signal is software-generated at pin 8 of inverter F4 in the Bit Map Address Decoders circuit during address 0002. BITMD is the disenable signal for buffers B1 and E1 of the Microprocessor circuit. When BITMD goes high, the buffers are tri-stated and the bit map addresses are put on the address bus. ### BLU The Blue Signal is a game PCB output signal developed from the bits on B1 and B2. BLU is generated at the emitter of Q4 in the Color Output circuit. The bits on B1 and B2 are summed at the base of Q5 and buffered by Q5 and Q4 to produce BLU. #### BMASEL The Bit Map Address Select signal is hardware-generated at pin 5 of latch E8 in the Refresh circuit. In the Bit Map Address Multiplexers circuit, BMASEL is the A select signal for Bit Map Address Multiplexers H9, J9, K9, and L9. ### ВФ2 The active high-level Phase 2 Clock signal is hardware-generated from the internal clock circuitry of Microprocessor C2 and buffered by E3. BΦ2 is gated with R/WB and 1H to produce WRITE. BΦ2 is also used as the clock for custom audio chips B/C3 and C/D3 of the Audio Output circuit. ### B/W The Black and White Video signal is a game PCB output signal that is generated at the emitter of Q11 in the Color Output circuit from COMPSYNC, BLU, GRN, and RED. This signal can be used by a black and white video display when a color display is not available. ### CAS The active low-level Column Address Select signal is hardwaregenerated at pin 9 of latch C9 in the Refresh circuit. CAS is used to refresh the column address of the dynamic Bit Map Memories. ### CC0-CC The bits on Planet Color Code lines CC0-CC3 are softwaregenerated by Planet Picture ROMs P8 and M/N8. ### CLRLDWE The Clear/Load/Write Enable signal is hardware-generated at pin 9 of latch C8 in the Multiply Clock circuit. CLRLDWE is a control signal for the Multiply Clock circuit. ### COINCNTRL The Coin Counter Left signal is a game PCB output signal generated at the collector of Q3 in the Coin Door and Utility Panel Output circuit. COINCNTRL is applied to the game utility panel to activate the Left Coin Counter. ### COINCNTRR The Coin Counter Right signal is a game PCB output signal generated at the collector of Q2 in the Coin Door and Utility Panel Output circuit. COINCNTRR is applied to the game utility panel to activate the Right Coin Counter. ### COLORAM The active low-level Color RAM Enable signal is software-generated at pin 2 of Address Decoder S2 during addresses 6200 through 621F and is used in the Color Memory circuit. When $\overline{\text{COL}}$ - $\overline{\text{ORAM}}$ is low, the Color Memory address bits are from AB0-AB3. When $\overline{\text{COLORAM}}$ is high and the A select signal is low, the Color Memory address bits are from BIT0-BIT2. When $\overline{\text{COLORAM}}$ and the A select signal are high, the Color Memory Address bits are from PLAVID3. When both $\overline{\text{COLORAM}}$ and 5MHZ go low, the Color Memories are enabled to write data. ### COMPSYNC The active low-level Composite Synchronization signal is hardware-generated at pin 3 of gate M3 in the Vertical Sync Chain by exclusive-ORing HSYNC and VSYNC. COMPSYNC is applied directly to the video display circuitry for further processing. ### CTRLD The active low-level Control Load signal is generated at pin 9 of latch T11 in the Coin Counter and LED Output circuit. When CTRLD goes low, counters S11 and N11 are loaded from the Coin Door and Control Panel Input switches. ### D0-D7 Microprocessor Data Bus lines D0-D7 form a bidirectional data bus between the Microprocessor, the Program Memory, and the Audio Output circuits. ### DB0-DB7 Buffered Microprocessor Data Bus lines DB0-DB7 form a buffered bidirectional data bus between microprocessor data-bus buffer E2 and Bit Map Decoders H1 and F1; Bit Map Data Multiplexers H11 and P11; Bit Map Data Buffers T9, S9, and N9; Bit Map Memories H10, R10, N10, and K10; Longitude Scaling latch R6; Color Memories F11, C11, E11, and B11; EAROM latches R2 and K2; EAROM buffer H2; Coin Door and LED Output decoder T11; and Coin Door and Control Panel Input multiplexers R11 and M11. ### DINIT The active high-level Display Initialize signal is generated at pin 8 of gate L4 in the Planet ROM Address Generator circuit. When high, DINIT clears counter M7 and (via gate F5) clears latch E5. In the Line Buffer Address Controller circuit, DINIT clears flip-flop K4 and counter H7. ### DISDAT Disable Data is an active <u>low-level</u> signal generated by test equipment connected to the <u>DISDAT</u> test point. ### DRAM0-DRAM11 The bits on Bit Map Data Bus lines DRAM0-DRAM11 are software-generated by the Bit Map Memories. When BITMD, RAM, and R/WB are all low, the bits on DRAM0-DRAM7 are passed through Bit Map Data Buffer T9 to the microprocessor data bus. Otherwise, when BITMD and R/WB are low, the bits on DRAM0-DRAM11 are multiplexed by S9 and N9 of the Bit Map Data Buffer circuit and passed to lines DB4-DB7 of the microprocessor data bus. In the Bit Map Shift Registers circuit, if LDRAST is high, the bits on DRAM0-DRAM3 are used by shift register R9 to produce BIT0; the bits on DRAM4-DRAM7 are used by shift register P9 to produce BIT1; and the bits on DRAM8-DRAM11 are used by shift register M9 to produce BIT2. ### EARCON The Electrically Alterable Read-Only Memory Control signal is software-generated at pin 4 of Address Decoder S2 at address 6600. EARCON is the clock signal for latch R2 in the EAROM circuit. When high, EARCON allows R2 to pass data bits on lines DB0-DB3 to the control lines of EAROM M2. ### EARD The Electrically-Alterable Read-Only Memory Read Enable is software-generated at pin 12 of Address Decoder E4 at address 4000. EARD is the select signal for buffer H2 of the EAROM circuit. When low, EARD allows the eight data bits from EAROM M2 to be passed through buffer H2 to the microprocessor data bus. ### FARWE The Electrically-Alterable Read-Only Memory Write Enable is software-generated at pin 9 of Address Decoder S2 at addresses 6E00 through 6E3F. EARWR is the clock signal for latches P2 and K2 in the EAROM circuit. When low, EARWR allows address bits on lines AB0-AB5 and data bits on lines DB0-DB7 to pass to the address and data input pins of EAROM M2. ### FSG The active high-level First Segment signal is the carry output of adder R7 in the Longitude Scaling circuit. When FSG is high and LDRAST is high, the C0 input of adder P7 is set high. In addition, FSG is gated with PLS and HOR by gates R4, R3, and P3 in the Planet ROM Address Generator circuit to produce the clock signal for latch N7. NOTICE TO ALL PERSONS RECEIVING THIS DRAWING CONFIDENTIAL: Reproduction forbidden without the specific writen permission of Atari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation. ## Liberator™ PCB Signal Name Descriptions © ATARI INC., 1982 Warner Communications Company SP-209 Sheet 9B 1st Printing ### **GRN** The Green signal is a game PCB output signal developed from the bits on G0-G2. GRN is generated at the emitter of Q8 in the Color Output circuit. The bits on G0-G2 are summed at the base of Q9 and buffered by Q8 and Q9 to produce GRN. ### **HBLANK** The active high-level Horizontal Blanking signal is hardware-generated at pin 11 of counter F9 in the Horizontal Sync Chain. HBLANK is applied through inverter L3 to produce HBLANK. If HBLANK is high when latch T4 is clocked, HBLANK\* is set high and HBLANK\* is set low. When HBLANK goes low, HSYNC from latch T4 is preset to the high state. ### **HBLANK** The active low-level Horizontal Blanking signal is hardware-generated at pin 6 of inverter L3 in the Horizontal Sync Chain by inverting HBLANK. When low, HBLANK presets HBLANK\* from latch T4 to the low state and HBLANK\* to the high state. In the Planet Control circuit, when HBLANK goes low, it presets HOR from latch S3 to the high state and HOR to the low state. ### **HBLANK\*** The active high-level Delayed Horizontal Blanking signal is hardware-generated at pin 9 of latch T4 in the Horizontal Sync Chain. HBLANK\* is generated when HBLANK has been delayed by the gated result of 8H and 10MHZ. HBLANK\* is the clock signal for latch M4 in the Vertical Sync Chain. ### HBLANK\* The active low-level Delayed Horizontal Blanking signal is hardware-generated at pin 8 of latch T4 in the Horizontal Sync Chain. HBLANK\* is generated when HBLANK has been delayed by the gated result of 8H and 10MHZ. HBLANK\* is the clock signal for latch L8 in the Vertical Sync Chain. In the Valid Segment Detector, HBLANK\* is gated with HORDL by gate P3 to produce the clock signal for latch N3. When HBLANK\* goes low, counters B6 and D6 in the Display Counter and Comparator circuit are enabled to load data. ### HCLK1, HCLK2 The Trak-Ball<sup>TM</sup> Horizontal Clock signals are PCB input signals to the Trak-Ball<sup>TM</sup> Input circuit. When TBSWP is high, HCLK1 is the clock signal for latch L11 and counter S11 in the Coin Door and Control Panel Input circuit; when TBSWP is low, HCLK2 is the clock signal for latch L11 and counter S11. ### HDIR1, HDIR2 The Trak-Bali<sup>TM</sup> Horizontal Direction signals are PCB input signals to the Trak-Bali<sup>TM</sup> Input circuit. When TBSWP is high, HDIR1 enables counter S11 in the Coin Door and Control Panel Input circuit to count; when TBSWP is low, HDIR2 enables counter S11. ### HOR The Horizontal Planet Enable signal is hardware-generated at pin 6 of latch S3 in the Planet Control circuit. When HBLANK goes low, HOR is preset to the low state. When latch S3 receives the next positive-going transition of clock 64H, HOR is set high. HOR is latched by S4 during the next positive-going transition of LDRAST to produce HORDL and HORDL. ### HOR The Complementary Horizontal Planet Enable signal is hardware-generated at pin 5 of latch S3 in the Planet Control circuit. When HBLANK goes low, HOR is preset to the high state. When latch S3 receives the next positive-going transition of clock 64H, HOR is set low. In the Planet ROM Address Generator circuit, when HOR goes high, it is gated with HORDL by gate P4 to produce the load signal for counter M7. In the Valid Segment Detector circuit, HOR is the clear signal for latch N3. ### HORDL The active high-level Delayed Horizontal Planet Enable signal is hardware-generated at pin 7 of latch S4 in the Planet Control circuit. HORDL is HOR which has been delayed by one cycle of LDRAST. HORDL, 2H, 1H, and all remaining output signals from latch S4 are gated by M3, M5, and N4 to produce PLANET, PLANETDL, and PLANETDL from latches D9 and H5. In the Planet ROM Address Generator circuit, when HORDL goes high, it is gated with HOR by gate P4 to produce the load signal for counter M7. In the Line Buffer Address Controller circuit, HORDL and 4H are used by latch S3 and gate J3 to produce PININT2. ### HORDL The Complementary Delayed Horizontal Planet Enable signal is hardware-generated at pin 6 of latch S4 in the Planet Control circuit. HORDL is the complement of HOR. HORDL, 2H, 1H, and all remaining output signals from latch S4 in the Planet Control circuit are used to produce PLANET, PLANETDL, and PLANETDL. When high, HORDL is gated with HOR by gate L4 in the Planet ROM Address Generator circuit to produce DINIT. When low, HORDL is gated with HBLANK\* by gate P3 in the Valid Segment Detector circuit to produce the clock signal for latch N3. ### **HSYNC** The Horizontal Synchronization signal is hardware-generated at pin 6 of latch T4 in the Horizontal Sync Chain. HSYNC is generated from 32H when latch T4 is clocked by 16H. HSYNC is the clock signal for counters H8 and J8 in the Vertical Sync Chain. HSYNC is also applied directly to the video display circuitry for further processing. ### HSYNC The Complementary Horizontal Synchronization signal is hardwa<u>re-generated</u> at pin 5 of latch T4 in the Horizontal Sync Chain. <u>HSYNC</u> is generated from 32H when latch T4 is clocked by 16H. <u>HSYNC</u> is exclusive-ORed with <u>VSYNC</u> by gate M3 in the Vertical Sync Chain to produce COMPSYNC. ### iNO The active low-level Input Switch 0 Enable signal is softwaregenerated at <u>pin</u> 11 of Address Decoder E4 at addresses 5000 through 5001. <u>IN0</u> is the output control enable signal for multiplexers R11 and M11 in the Coin Door and Control Panel Input circuit. ### INTACK The active low-level Interrupt Acknowledge signal is softwaregenerated at pin 3 of Address Decoder S2 at address 6400. This signal is an acknowledgment from <u>Microprocessor C2</u> that an interrupt request has been received. INTACK presets latch K3. ### ios The active low-level Input/Output Sound signal is software-generated at pin 9 of Address Decoder E4 during addresses 7000 through 781F. In the Microprocessor circuit, IOS is gated with the ROM signal by gates H4 and H3 to enable bidirectional data bus buffer E2 to pass data. When IOS or ROM is high, data buffer E2 is turned off, which allows custom audio chips B/C3 and C/D3 to pass data to the microprocessor data bus. ### IRQCK The active high-level Interrupt Request Clock is hardwaregenerated at pin 15 of latch M4 in the Vertical Sync Chain. IRQCK is the interrupt clock signal for Microprocessor C2. ### LATCHEN The active high-level Latch Enable is generated at pin 1 of gate B9 in the Display Counter and Comparator circuit. LATCHEN is the clock signal for latch A6 in the Display Counter and Comparator circuit and for latch P5 in the Line Buffer circuit. ### **LBAINC** The active high-level Line Buffer Address Increment signal is generated at pin 10 of J-K flip-flop K4 in the Display Counter and Comparator circuit. In the Line Buffer Address Controller circuit, when LBAINC is high and if either VASEG or LDRAST is high, J-K flip-flop K4 is clocked and counter H7 is enabled to count. ### LDRAST The active high-level Load Raster Enable signal is hardwaregenerated at pin 6 of Load Raster Control Latch K3. When high, LDRAST is the shift/load signal for Bit Map Shift Registers R9, P9, and M9; the clock signal for latch S4 in the Planet Control circuit; and the clock signal for latch S3 in the Line Buffer Address Controller circuit. ### LGS0-LGS7 The Longitude Scaling bits on lines LGS0-LGS7 are softwaregenerated by Longitude Scalers T7 and S7. These bits are developed from the output signals of the Planet Picture ROMs and the latched data bits from R6. The bits on LGS0-LGS7, together with those from Latitude Scalers P6 and N6, are used by the Multiplier circuit to produce the bits on lines X0-X7. ### LX0-LX7, LXD2-LXD3 The bits on Display Segment Length lines LX0-LX7 are software-generated from Line Buffer RAMs B7, C7, D7, and E7. In the Valid Segment Detector, LX0-LX7 are used to produce VASEG. In addition, the bits on LX2 and LX3 are applied to latch P5 to produce the delayed bits of LXD2 and LXD3. In the Display Counter and Comparator circuit, the bits on LX0-LX1, LX4-LX7, and LXD2-LXD3 are applied to comparators C6 and E6. ### MD0-MD7 The data bits on Multiplexed Data bus lines MD0-MD7 are generated by Bit Map Data Multiplexers H11 and P11 from the data bits on DB0-DB7. When BITMD goes high, H11 and P11 multiplex the data bits from DB0-DB7 to produce those on MD0-MD7. Bit Map Memories E10, T10, P10, L10, F10, S10, M10, and J10 use the data on lines MD0-MD7 to generate DRAM0-DRAM7. ### MTR The Multiplier signal is generated at pin 7 of shift register S6 in the Multiplier circuit. MTR is the shift/load enable for shift registers K6 and J6. ### MULCLK The active high-level Multiply Clock signal is hardwaregenerated at pin 8 of gate J4 in the Multiply Clock circuit. MUCLK is the clock signal for shift register S6, latch H5, and decoders K5 and J6 in the Multiplier circuit. ### OUT The active low-level Output Port 0 signal is software-generated at pin 7 of Address Decoder S2 at address 6C00. OUT0 is the enable signal for decoder T11 in the Coin Counter and LED Output circuit. ### PINIT2 The active low-level Process Initialize signal is generated at pin 6 of gate J3 in the Line Buffer Address Controller circuit. If HORDL and 4H are low when LDRAST goes high, PINIT2 is set low. PINIT2 loads counter H7 and presets flip-flop K4 in the Line Buffer Address Controller. In the Multiplier circuit, PINIT2 clears latches F6 and D10. In the Valid Segment Detector, PINIT2 clears latch N3. ### PIX0 The active high-level Pixel Bit 0 is software-generated at pin 9 of Bit Map Decoder F1 from the bit on DB0. In the Write Protection circuit, PIX0 and PIX1 are multiplexed by C5 to produce WP0. In the Bit Map Data Buffers circuit, PIX0 is the A select signal for multiplexers S9 and N9. ### PIX1 The active high-level Pixel Bit 1 is software-generated at pin 6 of Bit Map Decoder F1 from the bit on DB1. In the Write Protection circuit, PIX1 and PIX0 are multiplexed by C5 to produce WP0. In the Bit Map Data Buffers circuit, PIX1 is the B select signal for multiplexers S9 and N9. ### PLA1 The Planet 1 Select signal is generated at pin 12 of latch T11 in the Coin Counter and LED Output circuit from the data bit on DB4. PLA1 is the chip select signal for Planet Picture ROMs M/N8 and T8. NOTICE TO ALL PERSONS RECEIVING THIS DRAWING CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation. ## Liberator™ PCB Signal Name Descriptions SP-209 Sheet 10A 1st Printing ### PLA2 The Planet 2 Select signal is generated at pin 2 of inverter L3 in the Coin Counter and LED Output circuit by inverting PLA1. PLA2 is the chip select signal for Planet Picture ROMs P8 and R/S8. ### **PLANET** The Planet Enable signal is generated at pin 6 of flip-flop D9 in the Planet Control circuit. PLANET changes states at a 5-MHz rate if either of the signals at pins 2 or 3 of D9 is high. When high, PLANET is used by latch H5 to produce PLANETDL and PLANETDL. When low, PLANET clears flip-flop K4 in the Display Counter and Comparator circuit. ### PLANETDL The active high-level Delayed Planet Enable signal is generated at pin 9 of latch H5 in the Planet Control circuit. When PLANETDL is high and counter D6 of the Display Counter and Comparator circuit has reached its minimum count, gate P4 produces the enable signal for Counter B6. At this time, if counter B6 was previously loaded by HBLANK\* going low, counter B6 begins counting down. ### PLANETDL The Complementary Delayed Planet Enable signal is generated at pin 8 of latch H5 in the Planet Control circuit. PLANETDL is the enable signal for Counter D6 in the Display Counter and Comparator circuit. When PLANETDL goes low, counter D6 begins counting down. In the Color Memory circuit, PLANETDL is gated by N5 with the latched BIT0-BIT2 outputs from R5 by gate N5 to produce the input signal for latch D5. ### PLAVID0-PLAVID3 The Planet Video signals are software-generated by Line Buffers J7 and K7, latched by P5, and applied through multiplexers S5 and T5 to produce the Color Memory address bits. ### PLS The active high-level Planet Segment signal is hardwaregenerated at pin 8 of latch C8 in the Multiply Clock circuit. In the Planet ROM Address Generator circuit, PLS is gated with FSG and HOR by gates R4, R3, and P3 to produce the clock signal for latch N7. In the Multiplier circuit, PLS is the clock signal for latches F6 and D10. ### RAM The active low-level Random-Access Memory enable is software-generated at pin 4 of Address Decoder T2. RAM is gated with A2–A13 by gates D1 and C1 of the Bit Map Address Decoders to produce the enable signal for E4. In the Write Protection circuit, RAM is gated with WRITE to produce the clear signal for latch D5. In the Bit Map Data Buffer circuit, RAM is gated with BITMD and R/WB by gate F3 to produce the enable signal for buffer T9. ### RAS The active low-level Row Address Select signal is hardwaregenerated at pin 9 of latch E8 in the Refresh circuit. RAS is used to refresh the row address of the dynamic Bit Map Memories. ### RED The Red signal is a game PCB output signal developed from the bits on R0– R2. RED is generated at the emitter of Q6 in the Color Output circuit. The bits on R0–R2 are summed at the base of Q7 and buffered by Q7 and Q6 to produce RED. ### RESET Reset is an active low-level signal generated at pin 12 of counter J11 from either the Watchdog circuit or the Power-On Reset circuit. The Power-On Reset circuit sets RESET to an active low level either when the RESET test point is shorted to ground or during the time that the power-supply voltages are reaching their stabilized, regulated levels. This ensures that the Microprocessor Address Bus (A0-A15) is stabilized before Microprocessor C2 begins operation. The Watchdog circuit sets RESET to an active low level if the microprocessor fails to output address before counter J11 has reached its maximum count. RESET is the clear signal for latches R2 in the EAROM circuit and T11 in the Coin Counter and LED Output circuit. ### RON The active high-level Read-Only Memory Enable signal is software-generated at pin 8 of gate H4 in the Address Decoders circuit during addresses 8000 through EFFF. In the Microprocessor circuit, ROM is gated with I/OS by gates H4 and H3 to enable bidirectional data-bus buffer E2 to pass data. In addition, ROM is ANDed with DISDAT by gate H4 in the Program Memory circuit to enable buffer F2 to pass data. ### ROM0 The active low-level Read-Only Memory Chip Select 0 signal is software-generated at pin 12 of Address Decoder T3 during addresses 8000 through 8FFF. ROM0 is the chip-select signal for Program Memory J1. When low, ROM0 allows J1 to be addressed and to pass data to buffer F2. ### **ROM** The active low-level Read-Only Memory Chip Select 1 signal is software-generated at pin 11 of Address Decoder T3 during addresses 9000 through 9FFF. ROM1 is the chip-select signal for Program Memory K/L1. When low, ROM1 allows K/L1 to be addressed and to pass data to buffer F2. ### ROM2 The active low-level Read-Only Memory Chip Select 2 signal is software-generated at pin 10 of Address Decoder T3 during addresses A000 through AFFF. ROM2 is the chip-select signal for Program Memory L/M1. When low, ROM2 allows L/M1 to be addressed and to pass data to buffer F2. ### ROM3 The active low-level Read-Only Memory Chip Select 3 signal is software-generated at pin 9 of Address Decoder T3 during addresses B000 through BFFF. ROM3 is the chip-select signal for Program Memory N1. When low, ROM3 allows N1 to be addressed and to pass data to buffer F2. ### ROM4 The active low-level Read-Only Memory Chip Select 4 signal is software-generated at pin 12 of Address Decoder T2 during addresses C000 through CFFF. ROM4 is the chip-select signal for Program Memory P/R1. When low, ROM4 allows P/R1 to be addressed and to pass data to buffer F2. ### ROM5 The active low-level Read-Only Memory Chip Select 5 signal is software-generated at pin 11 of Address Decoder T2 during addresses D000 through DFFF. ROM5 is the chip-select signal for Program Memory R/S1. When low, ROM5 allows R/S1 to be addressed and to pass data to buffer F2. ### ROM6 The active low-level Read-Only Memory Chip Select 6 signal is software-generated at pin 8 of gate P3 in the Address Decoder circuit during addresses E000 through EFFF. ROM6 is the chipselect signal for Program Memory T1. When low, ROM6 allows T1 to be addressed and to pass data to buffer F2. ### R/WB The Buffered Read(High)/Write(Low) Enable signal is generated at pin 10 of inverter F4 in the Microprocessor circuit. R/WB is gated with BΦ2 and 1H by gates H4 and J4 to produce WRITE. In the Bit Map Data Buffers circuit, R/WB is gated with RAM, BITMD, and BITMD by gate F3 to produce the enable signals for buffer T9 and multiplexers S9 and N9. ### R/WB The Buffered Read(High)/Write(Low) Enable signal is generated by Microprocessor C2, buffered by E3, and applied to custom audio chips B/C3 and C/D3 of the Audio Output circuit and buffer E2 of the Microprocessor circuit. R/WB determines the direction of data flow through these devices. ### SGC0-SGC4 The Planet Segment Code bits on lines SGC1-SGC4 are hardware-generated by counter M7 in the Planet ROM Address Generator circuit. The bit on line SGC0 is hardware-generated at pin 5 of latch E5. The Planet Segment Code provides the address bits for the Planet Picture ROM. ### **STARTLG** The active high-level Starting Longitude Enable signal is software-generated at pin 5 of Address Decoder S2 at address 6800. STARTLG is the clock signal for latch R6 in the Longitude Scaling circuit. ### VASEG The active low-level Valid Segment signal is generated at pin 9 of latch N3 in the Valid Segment Detector. When the carry bit from adder F7 is set high and 2H is high, VASEG is set low on the next positive-going transition of 1H. VASEG is gated with LDRAST and LBAINC by gates N4 and J4 to clock flip-flop K4 and enable a count-up operation by counter H7. ### **VBLANK** The active high-level Vertical Blanking signal is hardwaregenerated at pin 11 of latch M4 in the Vertical Sync Chain. VBLANK is applied to multiplexer M11 in the Coin Door and Control Panel Input circuit. When INO is low and ABO is high, VBLANK is read by Microprocessor C2 on data bus line DB7. ### VBLANK The active low-level Vertical Blanking signal is hardwaregenerated at pin 10 of <u>latch M4</u> in the Vertical Sync Chain. VBLANK is gated with <u>HBLANK\*</u> by gate L4 of the Horizontal Sync Chain to produce <u>VIDBLANK</u>. ### VCLK1, VCLK2 The Trak-Ball<sup>TM</sup> Vertical Clock signals are PCB input signals to the Trak-Ball<sup>TM</sup> Input circuit. When TBSWP is high, VCLK1 is the clock signal for latch L11 and counter N11 in the Coin Door and Control Panel Input circuit; when TBSWP is low, VCLK2 is the clock signal for latch L11 and counter N11. ### VDIR1, VDIR2 The Trak-Ball<sup>TM</sup> Vertical Direction signals are PCB input signals to the Trak-Ball<sup>TM</sup> Input circuit. When TBSWP is high, VDIR1 enables counter N11 in the Coin Door and Control Panel Input circuit to count; when TBSWP is low, BDIR2 enables counter N11. ### VIDBLANK The active low-level Video Blanking signal is hardwaregenerated at pin 6 of gate L4 in the Horizontal Sync Chain. VIDBLANK is the clear signal for Color Memory latches A11 and D11. ### **VPLA** The active low-level Vertical Planet Enable signal is hardwaregenerated at pin 2 of latch M4 in the Vertical Sync Chain. VPLA is gated with PSIG2 by gate R4 in the Planet Control circuit to produce the clear signal for latch D9. ### /SYNC The active high-level Vertical Synchronization signal is hardware-generated at pin 6 of latch M4 in the Vertical Sync Chain. VSYNC is exclusive-ORed with HSYNC by gate M3 to produce COMPSYNC. VSYNC is also applied directly to the video display circuitry for further processing. ### WDDIS Watchdog Disable is a test point at pin 1 of gate L4 in the Watchdog circuit. When WDDIS is grounded, RESET is prevented from going to an active low level (except when the RESET test point is grounded). NOTICE TO ALL PERSONS RECEIVING THIS DRAWING CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation. ## Liberator™ PCB Signal Name Descriptions SP-209 Sheet 10B 1st Printing ### WDOG The active low-level Watchdog signal is software-generated at pin 6 of Address Decoder S2. WDOG is gated with WDDIS by gate L4 in the Watchdog circuit to produce the load signal for counter J11 of the Power-On Reset circuit. ### WP0-WP3 The active low-level Write Pulses 0-3 are software-generated from gate B5 in the Write Protection circuit. These pulses are the write enable signals for the Bit Map Memories. ### WRITE The active low-level Write Enable signal is hardware-generated at pin 11 of gate J4 in the Microprocessor circuit. WRITE is applied to gate H3 in the Bit Map Address Decoders circuit where it is used to develope YCOORD and XCOORD. In the Write Protection circuit, WRITE is gated with RAM by gate N4 to produce the clear signal for latch D5. In the Address Decoders circuit, WRITE is applied to gate H3 to produce the D input signal for decoder S2. ### X0-X7 The Planet Scaling bits are generated by latches F6 and D10 in the Multiplier circuit. These bits are developed by those from the Longitude and Latitude Scaling circuits. In the Valid Segment Detector, the bits on X0-X7 and those on \(\begin{align\*} \text{X0-LX7} \) are summed to produce \(\begin{align\*} \text{VASEG} \) from the carry bit of adder F7. ### **XCOORD** The active high-level Pixel X Coordinate signal is softwaregenerated at pin 3 of gate H3 in the Bit Map Address Decoders circuit during address 0000. XCOORD is the clock signal for Bit Map Decoder F1. When XCOORD goes high, F1 internally latches the data bits from DB0-DB7. Then, when BITMD goes low, these bits are output from F1 to lines PIX0-PIX1 and AB0-AB5. ### **YCOORD** The active high-level Pixel Y Coordinate signal is softwaregenerated at pin 11 of gate H3 in the Bit Map Address Decoders circuit during address 0001. YCOORD is the clock signal for Bit Map Decoder H1. When YCOORD goes high, H1 internally latches the data bits from DB0-DB7. Then, when BITMD goes low, these bits are output from H1 to lines AB6-AB13. ### 1H Horizontal Timing Signal 1 is hardware-generated at pin 10 of latch D9 in the Horizontal Sync Chain. 1H is ANDed with 5MHZ by gate F8 of the Refresh circuit for use in developing RAS. In the Multiply Clock circuit, 1H is ANDed with 2H by gate F8 to produce the clear signal for latch D8. 1H is the clock signal for latch N3 of the Valid Segment Detector. In the Planet Control circuit, 1H is exclusive-ORed with the output signal at pin 14 of latch S4 by gate M3 ### 1H Complementary Horizontal Timing Signal 1 is hardware-generated at pin 9 of latch D9 in the Horizontal Sync Chain. In the Microprocessor circuit, 1H is gated with BΦ2 and R/WB by gates H4 and J4 to produce WRITE. 1H is NANDed with 2H by gate N4 of the Load Raster Control Latch to develop the input signal for latch K3. ### 21 Horizontal Timing Signal 2 is hardware-generated at pin 14 of counter E9 in the Horizontal Sync Chain. 2H is applied through inverter A8 to produce $\overline{2H}$ . 2H is the timing reference for Microprocessor C2. In the Bit Map Address Multiplexer Circuit, 2H is the B select input for multiplexers L9, K9, J9, and H9. 2H is gated with $\overline{1H}$ by gate N4 to produce the input signal for Load Raster Control Latch K3. In the Multiply Clock, 2H is ANDed with 1H by gate F8 to produce the clear signal for latch D8. In the Planet Control circuit, 2H is exclusive-ORed with the output signal at pin 10 of latch S4 by gate M3. ### 2H Complementary Horizontal Timing Signal 2 is hardware-generated at pin 10 of inverter A8 in the Horizontal Sync Chain. 2H is the clock signal for latch E5 of the Planet ROM Address Generator. In the Valid Segment Detector, $\overline{2H}$ is gated by P4 to produce the input signal for latch N3. $\overline{2H}$ is the clock signal for multiplexer K5 in the Base RAM circuit. ### 4H Horizontal Timing Signal 4 is hardware-generated at pin 13 of counter E9 in the Horizontal Sync Chain. 4H is applied through inverter A8 to produce 4H. 4H is multiplexed with 2V, AB7, and AB0 by Bit Map Address Multiplexer H9. ### 4H Complementary Horizontal Timing Signal 4 is hardware-generated at pin 12 of inverter A8 in the Horizontal Sync Chain. $\overline{\text{4H}}$ is applied to gate J3 in the Line Buffer Address Controller to produce PINIT2. ### 8H Horizontal Timing Signal 8 is hardware-generated at pin 12 of counter E9 in the Horizontal Sync Chain. 8H is ANDed with 10MHZ by gate F8 to produce the clock signal for latch T4 in the Horizontal Sync Chain. 8H is multiplexed with 4V, AB8, and AB1 by Bit Map Address Multiplexer H9. ### 16H Horizontal Timing Signal 16 is hardware-generated at pin 11 of counter E9 in the Horizontal Sync Chain. 16H is the clock signal for latch T4 of the Horizontal Sync Chain. 16H is multiplexed with 8V, AB9, and AB2 by Bit Map Address Multiplexer J9. ### 32H Horizontal Timing Signal 32 is hardware-generated at pin 14 of counter F9 in the Horizontal Sync Chain. 32H is used by latch T4 of the Horizontal Sync Chain to produce HSYNC and HSYNC. 32H is multiplexed with 16V, AB10, and AB3 by Bit Map Address Multiplexer J9. ### 64H Horizontal Timing Signal 64 is hardware-generated at pin 13 of counter F9 in the Horizontal Sync Chain. 64H is multiplexed with 32V, AB11, and AB4 by Bit Map Address Multiplexer K9. In the Planet Control circuit, 64H is the clock signal for latch S3. ### 128H Horizontal Timing Signal 128 is hardware-generated at pin 12 of counter F9 in the Horizontal Sync Chain. 128H is multiplexed with 64V, AB12, and AB5 by Bit Map Address Multiplexer K9. ### 5MHZ The 5 MHz Clock signal is hardware-generated at pin 5 of Clock latch C9. 5MHZ is the P enable signal for counters E9 and F9 in the Horizontal Sync Chain. In the Refresh circuit, 5MHZ is ANDed with 1H by gate F8. 5MHZ is the clock signal for Load Raster Control Latch K3 and Planet Control latch H5. ### 5MHZ The Complementary 5 MHz Clock signal is hardware-generated at pin 6 of Clock latch C9. 5MHZ is the input signal for latch D5 in the Write Protection circuit. 5MHZ is the clock signal for Bit Map Shift Registers M9, P9, and R9. In the Multiply Clock, 5MHZ is the input signal for latches D8 and C8. In the Planet Control circuit, 5MHZ is the clock signal for latch D9. 5MHZ is gated with VASEG and LDRAST by gates N4 and P4 in the Line Buffer Address Controller circuit. In the Base RAM circuit, 5MHZ is gated with BASRAM by J5 to produce the write enable signal for Base RAM L5. In the Color Memory, 5MHZ is the clock signal for latches R5 and D5. It is also gated with COLORAM by gate J5 to produce the write enable signal for Color RAMs B11, C11, E11, and F11. ### 10MHZ The 10 MHZ Clock signal is hardware-generated at pin 9 of Clock latch B8. The 10 MHZ signal is used to clock latches E8 of the Refresh circuit, D8 of the Multiply Clock circuit, and D5 of the Write Protection circuit. 10 MHZ is ANDed with 8H by gate F8 in the Horizontal Sync Chain to produce the clock signal for latch T4. In the Multiply Clock circuit, 10 MHZ is used by latch C8 to produce the CLRLDWE and PLS signals. In the Display Counter and Comparator circuit, 10 MHZ is gated with LBAINC by gate B9 to produce LATCHEN. ### 10MHZ The Complementary 10 MHz Clock signal is hardware-generated at pin 8 of Clock latch B8. 10MHZ is the clock signal for latch C9 in the Refresh circuit; devices D9, E9, and F9 in the Horizontal Sync Chain; counters B6 and D6 in the Display Counter and Comparator; and latches A11 and D11 in the Color Memory. In addition, 10MHZ is gated with 20MHZ by gate B9 of the Display Counter and Comparator to produce the clock signal for flip-flop K4 ### 20MHZ The 20 MHz Clock signal is hardware-generated by crystal clock Y1 in the Clock circuit. 20MHZ is the clock signal for latches B8 in the Clock and Multiply Clock circuits. In the Display Counter and Comparator, 20MHZ is gated with 10MHZ by gate B9 to produce the clock signal for flip-flop K4. ### 20MHZ The Complementary 20 MHz Clock signal is <u>hardware</u>generated at pin 4 of inverter A8 in the Clock circuit. 20MHZ is the clock signal for latches C8 and D8 of the Multiply Clock. ### 1V Vertical Timing Signal 1 is hardware-generated at pin 14 of counter H8 in the Vertical Sync Chain. 1V and 2V are multiplexed by K8 and latched by M4 to produce VBLANK and VBLANK. Also, 1V is used by latch L8 to produce 1VDL. 1V is multiplexed with 128V, AB13, and AB6 by Bit Map Address Multiplexer L9. ### 2V Vertical Timing Signal 2 is hardware-generated at pin 13 of counter H8 in the Vertical Sync Chain. 2V and 1V are multiplexed by K8 and latched by M4 to produce VBLANK and VBLANK. Also, 2V is used by latch L8 to produce 2VDL. 2V is multiplexed with 4H, AB7, and AB0 by Bit Map Address Multiplexer H9. ### 4V Vertical Timing Signal 4 is hardware-generated at pin 12 of counter H8 in the Vertical Sync Chain. 4V and 8V are multiplexed by K8 and latched by M4 to produce VSYNC. Also, 4V is used by latch L8 to produce 4VDL. 4V is multiplexed with 8H, AB8, and AB1 by Bit Map Address Multiplexer H9. ### 8V Vertical Timing Signal 8 is hardware-generated at pin 11 of counter H8 in the Vertical Sync Chain. 8V and 4V are multiplexed by K8 and latched by M4 to produce VSYNC. Also, 8V is used by latch L8 to produce 8VDL. 8V is multiplexed with 16H, AB9, and AB2 by Bit Map Address Multiplexer J9. ### 16\ Vertical Timing Signal 16 is hardware-generated at pin 14 of counter J8 in the Vertical Sync Chain. 16V and 32V are multiplexed by K8 and latched by M4 to produce IRQCK. Also, 16V is used by latch L8 to produce 16VDL. 16V is multiplexed with 32H, AB10, and AB3 by Bit Map Address Multiplexer J9. 16V is applied with AB1 to Base RAM decoder L7 to generate address bit 3 for Base RAM L5. ### 32V Vertical Timing Signal 32 is hardware-generated at pin 13 of counter J8 in the Vertical Sync Chain. 32V and 16V are multiplexed by K8 and latched by M4 to produce IRQCK. Also, 32V is used by latch L8 to produce 32VDL. 32V is multiplexed with 64H, AB11, and AB4 by Bit Map Address Multiplexer K9. ### 641 Vertical Timing Signal 64 is hardware-generated at pin 12 of counter J8 in the Vertical Sync Chain. 64V and 128V are multiplexed by K8 and latched by M4 to produce VPLA. 64V is applied through inverter A8 to produce 64V. 64V is multiplexed with 128H, AB12, and AB5 by Bit Map Address Multiplexer K9. NOTICE TO ALL PERSONS RECEIVING THIS DRAWING CONFIDENTIAL: Reproduction forbidden without the specific writen permission of Atari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation. # Liberator™ PCB Signal Name Descriptions © ATARI INC., 1982 SP-209 Sheet 11A 1st Printing W A Warner Communications Company ### 64V Complementary Vertical Timing Signal 64 is hardware-generated at pin 8 of inverter A8 in the Vertical Sync Chain. $\overline{64V}$ is used by latch L8 in the Vertical Sync Chain. ### 128V Vertical Timing Signal 128 is hardware-generated at pin 11 of counter J8 in the Vertical Sync Chain. 128V and 64V are multiplexed by K8 and latched by M4 to produce VPLA. 128V is the clock 1 signal for counter J11 of the Power-On Reset circuit. 128V is also multiplexed with 1V, AB13, and AB6 by Bit Map Address Multiplexer L9. 128V is applied with AB3 to Base RAM decoder L7 to generate address bit 4 for Base RAM L5. ### 1VDL Delayed Vertical Timing Signal 1 is hardware-generated at pin 5 of latch L8 in the Vertical Sync Chain. 1VDL is derived from 1V after a delay by HBLANK\*. 1VDL is address bit 5 for Planet Picture ROMs P8, M/N8, T8, and R/S8; and it is address bit 0 for Latitude Scalers P6 and N6. ### 2VDL Delayed Vertical Timing Signal 2 is hardware-generated at pin 15 of latch L8 in the Vertical Sync Chain. 2VDL is derived from 2V after a delay by HBLANK\*. 2VDL is address bit 6 for Planet Picture ROMs P8, M/N8, T8, and R/S8; and it is address bit 1 for Latitude Scalers P6 and N6. ### 4VDI Delayed Vertical Timing Signal 4 is hardware-generated at pin 9 of latch L8 in the Vertical Sync Chain. 4VDL is derived from 4V after a delay by HBLANK\*. 4VDL is address bit 7 for Planet Picture ROMs P8, M/N8, T8, and R/S8; and it is address bit 2 for Latitude Scalers P6 and N6. ### 8VDL Delayed Vertical Timing Signal 8 is hardware-generated at pin 6 of latch L8 in the Vertical Sync Chain. 8VDL is derived from 8V after a delay by HBLANK\*. 8VDL is address bit 8 for Planet Picture ROMs P8, M/N8, T8, and R/S8; and it is address bit 3 for Latitude Scalers P6 and N6. ### 16VDL Delayed Vertical Timing Signal 16 is hardware-generated at pin 2 of latch L8 in the <u>Vertical Sync Chain</u>. 16VDL is derived from 16V after a delay by <u>HBLANK\*</u>. 16VDL is address bit 9 for Planet Picture ROMs P8, M/N8, T8, and R/S8; and it is address bit 4 for Latitude Scalers P6 and N6. ### 32VDL Delayed Vertical Timing Signal 32 is hardware-generated at pin 19 of latch L8 in the <u>Vertical Sync Chain. 32VDL</u> is derived from 32V after a delay by <u>HBLANK\*. 32VDL</u> is address bit 10 for Planet Picture ROMs P8, M/N8, T8, and R/S8; and it is address bit 5 for Latitude Scalers P6 and N6. ### 64VDL Delayed Vertical Timing Signal 64 is hardware-generated at pin 12 of latch L8 in the Vertical Sync Chain. 64VDL is derived from 64V after a delay by HBLANK\*. 64VDL is address bit 11 for Planet Picture ROMs P8, M/N8, T8, and R/S8; and it is address bit 6 for Latitude Scalers P6 and N6. ### NOTICE TO ALL PERSONS RECEIVING THIS DRAWING CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation. ## Liberator™ PCB Signal Name Descriptions © ATARI INC., 1982 SP-209 Sheet 11B 1st Printing # **Liberator™ Troubleshooting with the CAT Box** ### **Table of Contents** | Liberator Memory Map | Sheet 3/ | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------| | Troubleshooting with the Read/Write Controller A. CAT Box Preliminary Set-Up B. Checking the Address Lines C. Checking the Data Lines D. Checking the RAM E. Checking the Custom Audio I/O Chips F. Checking the Player Switch Option Switch and Table Bull Manner E. Checking the Player Switch Option Switch and Table Bull Manner E. Checking the Player Switch Option Switch and Table Bull Manner E. Checking the Player Switch Option Switch and Table Bull Manner E. Checking the Player Switch Option Switch and Table Bull Manner E. Checking the Player Switch Option Switch and Table Bull Manner E. Checking the Player Switch Option Switch and Table Bull Manner E. Checking the Player Switch Option Switch and Table Bull Manner E. Checking the Player Switch Option Switch and Table Bull Manner E. Checking the Player Switch Option Switch and Table Bull Manner E. Checking the Player Switch Option Switch and Table Bull Manner E. Checking the Player Switch Option Switch and Table Bull Manner E. Checking the Player Switch Option Switch and Table Bull Manner E. Checking the th | Sheet 12A<br>Sheet 12A<br>Sheet 12A<br>Sheet 12A<br>Sheet 12B | | F. Checking the Player Switch, Option Switch, and Trak-Ball™ Inputs G. Checking the LED and Coin Counter Outputs | Sheet 12E<br>Sheet 12E | | Troubleshooting with Signature Analysis A. Checking the Address Lines and Address Decoders B. Checking the Planet-Generating Circuitry | Sheet 13A<br>Sheet 13A | | Troubleshooting with Checksums | Sheet 13B | | Troubleshooting the Watchdog Circuit | Sheet 13B | # Troubleshooting with the Read/Write Controller ### A. CAT Box Preliminary Set-Up - Remove the electrical power from the game and the CAT Box. - 2. Remove the wiring harness from the game PCB. - 3. Remove the game PCB from the game cabinet. - 4. Remove Microprocessor C2 from the game PCB. - 5. Connect the harness from the game to the game PCB. - Connect together the Φ0 and Φ2 test points on the game PCB with the shortest possible jumper. - 7. Connect the WDDIS test point to ground. - 8. Connect the CAT Box flex cable to the game PCB edge test connector. - 9. Apply power to the game and to the CAT Box. - 10. Set CAT Box switches as indicated: - a. TESTER SELF-TEST: OFF - b. TESTER MODE: R/W - 11. Press TESTER RESET. - Connect the DATA PROBE to the CAT Box. Connect the DATA PROBE ground clip to a game PCB ground test point. ### NOTE To avoid faulty readings while performing these troubleshooting tests, take care **NOT** to short-circuit two or more leads with the CAT Box DATA PROBE. Should this accidently occur, you must again perform the test from its start. ### B. Checking the Address Lines - 1. Perform the CAT Box preliminary set-up. - 2. Set CAT Box switches as indicated: - a. BYTES: 1 - b. PULSE MODE: UNLATCHED - c. R/WMODE: (OFF) - d. R/W: READ - 3. Key in the address pattern given in Table 1 (use AAAA to start) with the CAT Box keyboard. - 4. Set R/W MODE to STATIC. - 5. Probe the IC-pin with the DATA PROBE and check that the 1 or 0 LED indicated in Table 1 lights up. Repeat this step for each address line listed in Table 1. - Repeat parts 2-c through 5 using address 5555 in part 3. Table 1 Address Lines | LOGIC STATE<br>FOR<br>ADDRESS AAAA | IC-PIN | LOGIC STATE<br>FOR<br>ADDRESS 5555 | |------------------------------------|--------|------------------------------------| | 1 | T2-3 | 0 | | 0 | T2-2 | 1 | | 1 | B1-11 | 0 | | 0 | B1-13 | 1 | | 1 | B1-9 | 0 | | 0 | B1-7 | 1 | | 1 | B1-5 | 0 | | 0 | B1-3 | 1 | | 1 | E1-7 | 0 | | 0 | E1-9 | 1 | | 1 | E1-5 | 0 | | 0 | E1-3 | 1 | | 1 | E1-12 | 0 | | 0 | E1-14 | 1 | | 1 | E1-16 | 0 | | 0 | E1-18 | 1 | Table 2 Data Lines | LOGIC STATE<br>FOR<br>DATA AA | IC-PIN | LOGIC STATE<br>FOR<br>DATA 55 | |-------------------------------|--------|-------------------------------| | 1 | E2-11 | 0 | | 0 | E2-12 | 1 | | 1 | E2-13 | 0 | | 0 | E2-14 | 1 | | 1 | E2-15 | 0 | | 0 | E2-16 | 1 | | 1 | E2-17 | 0 | | 0 | E2-18 | 1 | | 1 | E2-9 | 0 | | 0 | E2-8 | 1 | | 1 | E2-7 | 0 | | 0 | E2-6 | 1 | | 1 | E2-5 | 0 | | 0 | E2-4 | 1 | | 1 | E2-3 | 0 | | 0 | E2-2 | 1 | ### C. Checking the Data Lines - 1. Perform the CAT Box preliminary set-up. - 2. Set CAT Box switches as indicated: - a. BYTES:1 - b. R/W MODE: (OFF) - c. R/W: WRITE - 3. Key in address 0000 with the keyboard. - 4. Press DATA SET. Key in data AA with the keyboard. - 5. Set R/W MODE to PULSE and back to (OFF). - Probe the IC-pin with the DATA PROBE and check that the 1 or 0 LED indicated in Table 2 lights up. Repeat this check for each IC-pin in Table 2. - 7. Repeat parts 4 through 6 using data 55 in part 4. ### D. Checking the RAM - 1. Perform the CAT Box preliminary set-up. - 2. Set CAT Box switches as indicated: - a. DBUS SOURCE: ADDR **BYTES:1024** - c. R/W MODE: (OFF) - d. R/W: WRITE - 3. Enter address 0003 with the keyboard. ### - NOTE - Addresses 0000, 0001, and 0002 are special RAM locations for bit mode operation that cannot be verified by this RAM test. Continued on back of sheet NOTICE TO ALL PERSONS RECEIVING THIS DRAWING CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written greement with or written permission from the corporation. # Liberator™ PCB Troubleshooting © ATARI INC., 1982 A Warner Communications Company SP-209 Sheet 12A 1st Printing - 4. Set the CAT Box switches as indicated: - a. $R/\overline{W}$ MODE to PULSE and back to (OFF) - b. R/W to READ - c. R/W MODE to PULSE and back to (OFF) - 5. If the CAT Box reads an address that doesn't compare with that written, the COMPARE ERROR LED will light up. The ADDRESS/SIGNATURE display of the CAT Box will show the failing address location and the ER-ROR DATA DISPLAY switch is enabled. Using this switch, determine if the error is in the high-order or low-order RAM. - Repeat parts 2-d through 4 using addresses 0400, 0800, 0C00, 1000, 1400, 1800, 1C00, 2000, 2400, 2800, 2C00, 3000, 3400, 3800, and 3C00. - 7. Repeat this test with DBUS SOURCE set to ADDR. ### E. Checking the Custom Audio I/O Chips ### - NOTE - Liberator has two custom audio I/O chips. Each must be tested separately. There are several ways to test these chips: - · Perform the self-test. - Substitute a known good part for a suspected - defective part. - Use the following procedure. - 1. Perform the CAT Box preliminary set-up. - 2. Set CAT Box switches as indicated: - a. BYTES: 1 - b. R/W: WRITE - c. R/W MODE: (OFF) - 3. Enter the address from Table 3 with the keyboard. - Press DATA SET and enter the data from Table 3 with the keyboard. - 5. Set R/W MODE to PULSE and back to (OFF). - 6. Repeat parts 3 through 5 for each address and data listed in Table 3. Check for the response indicated. Table 3 Custom Audio I/O Chips | ADDRESS | DATA | TEST RESULTS | |--------------|----------|----------------------------------------------------------| | 780F | 00 | | | 780F | 03 | | | 7800<br>7801 | 55<br>AF | Custom Audio I/O Chin D2 | | 7801 | AF | Custom Audio I/O Chip B3 channel 1 produces pure tone. | | 7801 | 00 | Custom Audio I/O Chip B3 channel 1 off. | | 7802 | 55 | | | 7803 | AF | Custom Audio I/O Chip B3 channel 2 produces pure tone. | | 7803 | 00 | Custom Audio I/O Chip B3 channel 2 off. | | 700F | 00 | | | 700F | 03 | | | 7000 | 55 | | | 7001 | AF | Custom Audio I/O Chip C/D3 channel 1 produces pure tone. | | 7001 | 00 | Custom Audio I/O Chip C/D3 channel 1 off. | | 7002 | 55 | | | 7003 | AF | Custom Audio I/O Chip C/D3 channel 2 produces pure tone. | | 7003 | 00 | Custom Audio I/O Chip C/D3 channel 2 off. | # F. Checking the Player Switch, Option Switch, and Trak-Ball™ Inputs - Perform the CAT Box preliminary set-up. - 2. Set CAT Box switches as indicated: - a. BYTES: 1 - b. R/W: WRITE - c. R/W MODE: (OFF) - 3. Enter address 6C04 with the keyboard. - 4. Press DATA SET and enter data 00 with the keyboard. - Set R/W MODE to PULSE and back to (OFF). The CTRLD signal is now set to the low state. - 6. Set CAT Box switches as indicated: - a. BYTES: 1 - b. R/W: READ - 7. For each address listed in Table 4, do the following: - a. Set R/W MODE to (OFF). - b. Enter the address with the keyboard. - c. Set R/W MODE to STATIC. - Activate the input switch indicated in Table 4 for the address and check the test result. - 8. Set CAT Box switches as indicated: - a. BYTES: 1 - b. R/W: WRITE - c. R/W MODE: (OFF) - 9. Enter address 6C02 with the keyboard. - 10. Press DATA SET and enter data 00 with the keyboard. - 11. Set R/W MODE to PULSE and back to (OFF). The TBSWP signal is now set to the low state. - 12. Enter address 6C04 with the keyboard. - 13. Press DATA SET and enter data 01 with the keyboard. - 14. Set R/W MODE to PULSE and back to (OFF). The CTRLD signal is now set to the high state. - 15. Set R/W to READ. - 16. Set R/W MODE to (OFF). - 17. Enter address 5000 with the keyboard. - Set R/W MODE to STATIC and check for the result shown in Table 5. Table 4 Player and DIP Switch Inputs (with CTRLD Low) | ADDRESS | INPUT SWITCH | TEST RESULTS | |---------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 5000 | Slam, Right coin<br>switch, Left coin<br>switch, Self-Test<br>switch, Auxillary<br>coin switch. | DATA display changes when any coin or self-test switch is activated. | | 5001 | FIRE 1, SHIELD 1,<br>FIRE 2, SHIELD 2,<br>START 1, START 2 | DATA display changes when any of these switches is activated. (Note that display changes also without activating a switch because of VBLANK). | # Table 5 TRAK-BALL™ Inputs (with CTRLD High and TBSWP Low) | ADDRESS | TRAK-BALL | TEST RESULT | |---------|-----------|------------------------------------------------------| | 5000 | TRAK-BALL | Data display changes<br>when TRAK-BALL is<br>rolled. | # G. Checking the LED and Coin Counter Outputs - 1. Perform the CAT Box preliminary set-up. - 2. Set CAT Box switches as indicated: - a. DBUS SOURCE: DATA - . BYTES: 1 - c. R/W: WRITE - d. R/W MODE: (OFF) ### - CAUTION - If you write ON data to activate a solenoid, *deactivate the solenoid immediately* by writing the OFF data. If you leave a solenoid activated for more than 10 seconds, you may have to replace the solenoid and/or its driver, due to overheating. - 3. For each address listed in Table 6, do the following: - a. To activate the output: - Press DATA SET. - Enter data 00 with the keyboard. - Set R/W MODE to STATIC and back to (OFF). - b. To deactivate the output: - Press DATA SET. - Enter data FF with the keyboard. - Set R/W MODE to STATIC and back to (OFF). Continued on next sheet NOTICE TO ALL PERSONS RECEIVING THIS DRAWING CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject mater of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written acreement with or written permission from the corporation. # Liberator™ PCB Troubleshooting \_\_\_\_ 1st Printing SP-209 Sheet 12B **Table 6 LED and Coin Counter Outputs** | ADDRESS | DATA<br>(0) (FF) | OUTPUT DEVICE | |---------|------------------|--------------------| | 6C00 | ON OFF | Player 1 LED | | 6C01 | ON OFF | Player 2 LED | | 6C04 | LOW HIGH | CTRLD | | 6C05 | ON OFF | Coin Counter Right | | 6C06 | ON OFF | Coin Counter Left | | 6C07 | ON OFF | PLANET | # **Troubleshooting with Signature Analysis** # A. Checking the Address Lines and Address Decoders - 1. Perform the CAT Box preliminary set-up. - 2. Set CAT Box switches as indicated: - a. DBUS SOURCE: DATA - b. BYTES: 1 - c. R/W: WRITE - d. R/W MODE: (OFF) - 3. Enter address 0000 with the keyboard. - 4. Press DATA SET and enter data 08 with the keyboard. - 5. Set R/W MODE to STATIC and back to (OFF). - 6. Enter address 0001 with the keyboard. - 7. Press DATA SET and enter data 00 with the keyboard. - 8. Set R/W MODE to STATIC and back to (OFF). - Connect the three BNC-to-EZ clip cables supplied with the CAT Box to the SIGNATURE ANALYSIS CONTROL START, STOP, and CLOCK jacks of the CAT Box. - Connect the three black EZ clips to a game PCB ground test point. - Ground pin 4 of IC H4 (the DISDAT signal) on the game PCB. - 12. Set the CAT Box switches as indicated: - a. TESTER MODE: SIG - b. TESTER SELF-TEST: OFF - c. PULSE MODE: LATCHED - d. START: Negative-going edge trigger - e. STOP: Negative-going edge trigger - CLOCK: Negative-going edge trigger - 13. Press TESTER RESET on the CAT Box. - Connect the CAT Box Signature Analysis probe tips as indicated: - a. START: Pin 3 of IC T2 - b. STOP: Pin 3 of IC T2 - c. CLOCK: Ф2 test point - 15. Verify the set-up connections by connecting the DATA PROBE to a game PCB ground test point. The CAT Box ADDRESS/SIGNATURE display should show 0000. Now connect the DATA PROBE to a +5V test point. The ADDRESS/SIGNATURE display should show 0001. - Probe the IC-pin listed in Table 7 with the DATA PRO-BE and check for the signature indicated. Repeat this check for each IC-pin listed. **Table 7 Address Bus Signatures** | IC-PIN | SIGNAL<br>NAME | SIGNATURE | |--------|----------------|-------------| | E1-18 | AB0 | <i>ИИИЙ</i> | | E1-16 | AB1 | 5555 | | E1-14 | AB2 | СССС | | E1-12 | AB3 | 7F7F | | E1-3 | AB4 | 5H21 | | E1-5 | AB5 | 0AFA | | E1-9 | AB6 | UPFH | | E1-7 | AB7 | 52F8 | | B1-3 | AB8 | HC89 | | B1-5 | AB9 | 2H70 | | B1-7 | AB10 | HPP0 | | B1-9 | AB11 | 1293 | | B1-13 | AB12 | HAP7 | | B11-11 | AB13 | 3C96 | | T2-2 | A14 | 3827 | | R2-3 | A15 | 755U | ### = NOTE - To avoid faulty readings while performing these troubleshooting tests, take care **NOT** to short-circuit two or more leads with the CAT Box DATA PROBE. Should this accidently occur, you must again perform the test from its start. Probe the IC-pin listed in Table 8 with the DATA PRO-BE and check for the signature indicated. Repeat this check for each IC-pin listed. **Table 8 Decoder Signatures** | IC-PIN | SIGNAL<br>NAME | SIGNATURE | |---------------------------------|--------------------|------------------------------| | E4-0 | BITMD | 4001 | | E4-8 | BITMD | 4000 | | E4-5 | YCOORD | 8001 | | E4-4 | XCOORD | 0000 | | E4-12<br>E4-11<br>E4-10<br>E4-9 | EARD<br>INO<br>IOS | 6FHH<br>57HH<br>96F8<br>546U | | E4-4 | RAM | 5FU8 | | T3-12 | ROMO | CA11 | | T3-11 | ROM1 | H759 | | T3-10 | ROM2 | A3UH | | T3-9 | ROM3 | AA6A | | H4-8 | ROM | 755U | | T2-12 | ROM4 | A711 | | T2-11 | ROM5 | 54F5 | | P3-8 | ROM6 | P255 | ### **B.** Checking the Planet-Generating Circuitry - Perform steps 1 through 7 of the CAT Box preliminary set-up. - Connect the CAT Box Signature Analysis probe tips where indicated: - a. START: Pin 11 of IC E9 - b. STOP: Pin 11 of IC E9 - c. CLOCK: Pin 8 of IC B8 - Connect the ground clips of the CAT Box Signature Analysis and DATA probes to a game PCB ground test point. - 4. Set the CAT Box switches as indicated: - a. TESTER MODE: SIG - b. TESTER SELF-TEST: OFF - . PULSE MODE: UNLATCHED - d. START: Positive-going edge trigger - e. STOP: Positive-going edge trigger - f. CLOCK: Positive-going edge trigger - 5. Turn on the game and the CAT Box. - Verify these set-up connections by checking the CAT Box ADDRESS/SIGNATURE display for A70F. - 7. Test the signatures designated by (XXXX)1 printed in color on the schematic diagrams of the game PCB. To test for a signature, use the CAT Box DATA PROBE to probe the appropriate location on the game PCB. Then check the ADDRESS/SIGNATURE display for the appropriate signature. ### - NOTE - To avoid faulty readings while performing these troubleshooting tests, take care **NOT** to short-circuit two or more leads with the CAT Box DATA PROBE. Should this accidently occur, you must again perform the test from its start. - Set the CAT Box CLOCK switch for a negative-going edge trigger and test the signatures designated by (XXXX)1↓ on the schematics. - Connect the CAT Box Signature Analysis probe tips to: - a. START: Pin 11 of IC F9 - b. STOP: Pin 11 of IC F9 - Verify these set-up connections by checking the CAT Box ADDRESS/SIGNATURE display for 1308. - Set the CAT Box CLOCK switch for a positive-going edge trigger and test the signatures designated on the schematics by (XXXX)2. ### - NOTE - To avoid faulty readings while performing these troubleshooting tests, take care **NOT** to short-circuit two or more leads with the CAT Box DATA PROBE. Should this accidently occur, you must again perform the test from its start. - Connect the CAT Box Signature Analysis probe tips to: - a. START: Pin 11 of IC J8 - b. STOP: Pin 11 of IC J8 - Verify these set-up connections by checking the CAT Box ADDRESS/SIGNATURE display for H57U. - Test the signatures designated on the schematics by (XXXX)3. ### NOTE — To avoid faulty readings while performing these troubleshooting tests, take care **NOT** to short-circuit two or more leads with the CAT Box DATA PROBE. Should this accidently occur, you must again perform the test from its start. - Set the CAT Box CLOCK switch for a negative-going edge trigger and test the signatures designated on the schematics by (XXXX)34. - Remove the electrical power from the game and the CAT Box. - Connect the CAT Box flex cable to the game PCB edge test connector and connect the game PCB PSIG1 test point to ground. - 18. Apply power to the game and the CAT Box. Continued on back of sheet NOTICE TO ALL PERSONS RECEIVING THIS DRAWING CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject mater of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation. # Liberator™ PCB Troubleshooting © ATARI INC., 1982 SP-209 Sheet 13A 1st Printing - 19. Set the CAT Box switches as indicated: - . TESTER MODE: R/W - b. BYTES: 1 - c. R/W: WRITE - d. R/W MODE: (OFF) - 20. Press TESTER RESET. - 21. Enter address 6800 with the keyboard. - 22. Press DATA SET and enter data 00 with the keyboard. - 23. Set R/W MODE to PULSE and back to (OFF). - Enter address 6C07 with the keyboard and repeat steps 22 and 23. - 25. Set the CAT Box switches as indicated: - a. TESTER MODE: SIG - START: Negative-going edge trigger - c. STOP: Negative-going edge trigger - d. CLOCK: Positive-going edge trigger - 26. Connect the CAT Box Signature Analysis probe tips - a. START: Pin 12 of IC L8 - b. STOP: Pin 12 of IC L8 - c. CLOCK: Pin 10 of IC A8 - Verify these set-up connections by checking the CAT Box ADDRESS/SIGNATURE display for FP96. - 28. Test the signatures designated on the schematics by (XXXX)4. ### NOTE - To avoid faulty readings while performing these troubleshooting tests, take care **NOT** to short-circuit two or more leads with the CAT Box DATA PROBE. Should this accidently occur, you must again perform the test from its start. - 29. Set the CAT Box CLOCK switch for a negative-going edge trigger and test the signatures designated on the schematics by (XXXX)4↓. - Set TESTER MODE to R/W and enter address 6800 with the keyboard. - 31. Press DATA SET and enter data 7F with the keyboard. - 32. Set R/W MODE to PULSE and back to (OFF). - 33. Set the CAT Box switches as indicated: - a. TESTER MODE: SIG - b. START: Positive-going edge trigger - c. STOP: Negative-going edge trigger - d. CLOCK: Positive-going edge trigger - 34. Connect the CAT Box Signature Analysis probe tips - a. START: Pin 2 of IC M4 - b. STOP: Pin 2 of IC M4 - Verify these set-up connections by checking the CAT Box ADDRESS/SIGNATURE display for FP96. - Test the signatures designated on the schematics by (XXXX)5. ### - NOTE - To avoid faulty readings while performing these troubleshooting tests, take care **NOT** to short-circuit two or more leads with the CAT Box DATA PROBE. Should this accidently occur, you must again perform the test from its start. - 37. Connect pin 8 of IC P4 and connect test point PSIG2 to a game PCB ground test point. - 38. Set TESTER MODE to $R/\overline{W}$ and enter address 6000 with the keyboard. - 39. Press DATA SET and enter data 00 with the keyboard. - 40. Set R/W MODE to PULSE and back to (OFF). - Repeat steps 38 through 40 for addresses 6001, 6002, 6003, 6004, 6005, 6006, 6007, 6008, 6009, 600A, 600B, 600C, 600D, 600E, 600F, and 6800. - 42. Set TESTER MODE to SIG. - Connect the CAT Box CLOCK probe tip to pin 8 of IC C8. - 44. Verify these set-up connections by checking the CAT Box ADDRESS/SIGNATURE display for *FP96*. - 44. Test the signatures designated on the schematics by (XXXX)6A. ### - NOTE To avoid faulty readings while performing these troubleshooting tests, take care **NOT** to short-circuit two or more leads with the CAT Box DATA PROBE. Should this accidently occur, you must again perform the test from its start - Set the CAT Box CLOCK switch for a negative-going edge trigger and test the signatures designated on the schematics by (XXXX)6AJ. - 46. Remove the ground connection from pin 8 of IC P4 and from test point PSIG2. - 47. Connect the CAT Box CLOCK probe tip to pin 14 of IC E9 and set the CLOCK switch for a positive-going edge trigger. - Test the signatures designated on the schematics by (XXXX)6B. # **Troubleshooting with Checksums** ### - NOTE - This procedure can only be done with those CAT Boxes equipped with a Checksum Switch. ### - CAUTION - While testing with checksums, adding 100 pF capacitors to A14 and A15 may be necessary. - 1. Perform the CAT Box preliminay set-up. - 2. Set the CAT Box switches as indicated: - . BYTES: 256 - DBUS SOURCE: DATA - c. R/W MODE: OFF - d. CHECKSUM SWITCH: ON - Key in the address pattern given in Table 9 (use 8000 to start). - Set the R/W MODE switch to PULSE and then back to (OFF). - 5. Check the CAT Box ADDRESS/SIGNATURE display for the appropriate checksum. - Repeat parts 3 through 5 for each address listed in Table 9. ### Table 9 ROM Checksums | ADDRESS | ROM<br>TESTED | CHECKSUM | |---------|---------------|----------| | 8000 | ROM0 | 2D29 | | 9000 | ROM1 | EFDD | | A000 | ROM2 | 8265 | | B000 | ROM3 | 17AB | | C000 | ROM4 | E41F | | D000 | ROM5 | 55A7 | | E000 | ROM6 | BBE7 | # **Troubleshooting the Watchdog Circuit** The Watchdog circuit will send continuous reset pulses to the microprocessor if a problem exists within the microprocessor circuit. If the self-test fails to run, it is a good practice to check the reset line. RESET is a microprocessor input (pin 40). In a properly operating game, reset should occur during power-up or when the RESET test point is grounded. A pulsing RESET line indicates that something is causing the microprocessor to lose its place within the program. Typical causes are: - 1. Open or shorted address or data bus lines. - 2. Bad microprocessor chip. - 3. Bad bus buffers. - 4. Bad ROM. - 5. Bad RAM. - Any bad input or output that causes an address or data line to be held in a constant high or low state. A pulsing RESET signal indicates a problem exists somewhere within the microprocessor circuitry rather than within the analog vector-generator. To aid in troubleshooting, the WDDIS test point can be connected to a ground test point to prevent resets. This will sometimes allow the Self-Test to be used to diagnose the failure during a RESET condition. NOTICE TO ALL PERSONS RECEIVING THIS DRAWING CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc., Sunnyvale, CA. This drawing is ority conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereot. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation. # Liberator™ PCB Troubleshooting SP-209 Sheet 13B 1st Printing - 1. RESISTANCE VALUES IN OHMS 1/4 WATT, 5% UNLESS OTHERWISE NOTED. K-1,000 M-1,000,000 - 2. CAPACITANCE VALUE OF 1 OR LESS IN MICROFARADS ABOVE 1 IN PICOFARADS UNLESS OTHERWISE NOTED. - 3. \* 2900 AND 9906 ARE NOT ON H.V.P.C.B. - 4. ALL D.C. VOTAGES 10% MEASURED FROM POINT INDICATED TO GROUND USING A HIGH IMPEDANCE METER. VOLTAGES ARE MEASURED WITH NO SIGNAL INPUT AND CONTROLS ARE IN A HORMAL OPERATING POSITION. - 5. CIRCLED NUMBERS INDICATE LOCATION OF WAVE-FORM READING. - 6. USE A 1,000:1 PROBE WHEN MEASURING SCREEN OR FOCUS VOLTAGE. - 7. # VOLTAGES VARY WITH CONTROL SETTINGS. NOTICE TO ALL PERSONS RECEIVING THIS DRAWING CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc., Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari, Inc., and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation. # Wells-Gardner Color Raster Display Schematic © ATARI INC., 1982 A Warner Communications Company SP-209 Sheet 14B 1st Printing